[AArch64][SVE] Precommit tests for redundant ptest after match/nmatch
This commit is contained in:
		
							parent
							
								
									720dd814ba
								
							
						
					
					
						commit
						e36ffdf42e
					
				| 
						 | 
				
			
			@ -17,6 +17,21 @@ define i32 @match_nxv16i8(<vscale x 16 x i1> %pg, <vscale x 16 x i8> %a, <vscale
 | 
			
		|||
  ret i32 %conv
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
define i32 @match_imm_nxv16i8(<vscale x 16 x i1> %pg, <vscale x 16 x i8> %a, <vscale x 16 x i8> %b) {
 | 
			
		||||
; CHECK-LABEL: match_imm_nxv16i8:
 | 
			
		||||
; CHECK:       // %bb.0:
 | 
			
		||||
; CHECK-NEXT:    ptrue p1.b
 | 
			
		||||
; CHECK-NEXT:    match p0.b, p0/z, z0.b, z1.b
 | 
			
		||||
; CHECK-NEXT:    ptest p1, p0.b
 | 
			
		||||
; CHECK-NEXT:    cset w0, ne
 | 
			
		||||
; CHECK-NEXT:    ret
 | 
			
		||||
  %1 = tail call <vscale x 16 x i1> @llvm.aarch64.sve.match.nxv16i8(<vscale x 16 x i1> %pg, <vscale x 16 x i8> %a, <vscale x 16 x i8> %b)
 | 
			
		||||
  %2 = tail call <vscale x 16 x i1> @llvm.aarch64.sve.ptrue.nxv16i1(i32 31)
 | 
			
		||||
  %3 = tail call i1 @llvm.aarch64.sve.ptest.any(<vscale x 16 x i1> %2, <vscale x 16 x i1> %1)
 | 
			
		||||
  %conv = zext i1 %3 to i32
 | 
			
		||||
  ret i32 %conv
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
;
 | 
			
		||||
; NMATCH
 | 
			
		||||
;
 | 
			
		||||
| 
						 | 
				
			
			@ -33,6 +48,22 @@ define i32 @nmatch_nxv16i8(<vscale x 16 x i1> %pg, <vscale x 16 x i8> %a, <vscal
 | 
			
		|||
  ret i32 %conv
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
define i32 @nmatch_imm_nxv16i8(<vscale x 16 x i1> %pg, <vscale x 16 x i8> %a, <vscale x 16 x i8> %b) {
 | 
			
		||||
; CHECK-LABEL: nmatch_imm_nxv16i8:
 | 
			
		||||
; CHECK:       // %bb.0:
 | 
			
		||||
; CHECK-NEXT:    ptrue p1.b
 | 
			
		||||
; CHECK-NEXT:    nmatch p0.b, p0/z, z0.b, z1.b
 | 
			
		||||
; CHECK-NEXT:    ptest p1, p0.b
 | 
			
		||||
; CHECK-NEXT:    cset w0, ne
 | 
			
		||||
; CHECK-NEXT:    ret
 | 
			
		||||
  %1 = tail call <vscale x 16 x i1> @llvm.aarch64.sve.nmatch.nxv16i8(<vscale x 16 x i1> %pg, <vscale x 16 x i8> %a, <vscale x 16 x i8> %b)
 | 
			
		||||
  %2 = tail call <vscale x 16 x i1> @llvm.aarch64.sve.ptrue.nxv16i1(i32 31)
 | 
			
		||||
  %3 = tail call i1 @llvm.aarch64.sve.ptest.any(<vscale x 16 x i1> %2, <vscale x 16 x i1> %1)
 | 
			
		||||
  %conv = zext i1 %3 to i32
 | 
			
		||||
  ret i32 %conv
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
declare <vscale x 16 x i1> @llvm.aarch64.sve.match.nxv16i8(<vscale x 16 x i1>, <vscale x 16 x i8>, <vscale x 16 x i8>)
 | 
			
		||||
declare <vscale x 16 x i1> @llvm.aarch64.sve.nmatch.nxv16i8(<vscale x 16 x i1>, <vscale x 16 x i8>, <vscale x 16 x i8>)
 | 
			
		||||
declare i1 @llvm.aarch64.sve.ptest.any(<vscale x 16 x i1>, <vscale x 16 x i1>)
 | 
			
		||||
declare <vscale x 16 x i1> @llvm.aarch64.sve.ptrue.nxv16i1(i32)
 | 
			
		||||
| 
						 | 
				
			
			
 | 
			
		|||
		Loading…
	
		Reference in New Issue