50 lines
		
	
	
		
			1.7 KiB
		
	
	
	
		
			LLVM
		
	
	
	
			
		
		
	
	
			50 lines
		
	
	
		
			1.7 KiB
		
	
	
	
		
			LLVM
		
	
	
	
| ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
 | |
| ; RUN: llc -mtriple=riscv32 -mattr=+f -verify-machineinstrs < %s \
 | |
| ; RUN:   | FileCheck -check-prefix=RV32IF %s
 | |
| ; RUN: llc -mtriple=riscv64 -mattr=+f -verify-machineinstrs < %s \
 | |
| ; RUN:   | FileCheck -check-prefix=RV64IF %s
 | |
| ; RUN: llc -mtriple=riscv32 -verify-machineinstrs < %s \
 | |
| ; RUN:   | FileCheck -check-prefix=RV32I %s
 | |
| ; RUN: llc -mtriple=riscv64 -verify-machineinstrs < %s \
 | |
| ; RUN:   | FileCheck -check-prefix=RV64I %s
 | |
| 
 | |
| define float @frem_f32(float %a, float %b) nounwind {
 | |
| ; RV32IF-LABEL: frem_f32:
 | |
| ; RV32IF:       # %bb.0:
 | |
| ; RV32IF-NEXT:    addi sp, sp, -16
 | |
| ; RV32IF-NEXT:    sw ra, 12(sp) # 4-byte Folded Spill
 | |
| ; RV32IF-NEXT:    call fmodf@plt
 | |
| ; RV32IF-NEXT:    lw ra, 12(sp) # 4-byte Folded Reload
 | |
| ; RV32IF-NEXT:    addi sp, sp, 16
 | |
| ; RV32IF-NEXT:    ret
 | |
| ;
 | |
| ; RV64IF-LABEL: frem_f32:
 | |
| ; RV64IF:       # %bb.0:
 | |
| ; RV64IF-NEXT:    addi sp, sp, -16
 | |
| ; RV64IF-NEXT:    sd ra, 8(sp) # 8-byte Folded Spill
 | |
| ; RV64IF-NEXT:    call fmodf@plt
 | |
| ; RV64IF-NEXT:    ld ra, 8(sp) # 8-byte Folded Reload
 | |
| ; RV64IF-NEXT:    addi sp, sp, 16
 | |
| ; RV64IF-NEXT:    ret
 | |
| ;
 | |
| ; RV32I-LABEL: frem_f32:
 | |
| ; RV32I:       # %bb.0:
 | |
| ; RV32I-NEXT:    addi sp, sp, -16
 | |
| ; RV32I-NEXT:    sw ra, 12(sp) # 4-byte Folded Spill
 | |
| ; RV32I-NEXT:    call fmodf@plt
 | |
| ; RV32I-NEXT:    lw ra, 12(sp) # 4-byte Folded Reload
 | |
| ; RV32I-NEXT:    addi sp, sp, 16
 | |
| ; RV32I-NEXT:    ret
 | |
| ;
 | |
| ; RV64I-LABEL: frem_f32:
 | |
| ; RV64I:       # %bb.0:
 | |
| ; RV64I-NEXT:    addi sp, sp, -16
 | |
| ; RV64I-NEXT:    sd ra, 8(sp) # 8-byte Folded Spill
 | |
| ; RV64I-NEXT:    call fmodf@plt
 | |
| ; RV64I-NEXT:    ld ra, 8(sp) # 8-byte Folded Reload
 | |
| ; RV64I-NEXT:    addi sp, sp, 16
 | |
| ; RV64I-NEXT:    ret
 | |
|   %1 = frem float %a, %b
 | |
|   ret float %1
 | |
| }
 |