31231 lines
		
	
	
		
			2.2 MiB
		
	
	
	
	
	
			
		
		
	
	
			31231 lines
		
	
	
		
			2.2 MiB
		
	
	
	
	
	
// NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --function-signature --include-generated-funcs --replace-value-regex "__omp_offloading_[0-9a-z]+_[0-9a-z]+" "reduction_size[.].+[.]" "pl_cond[.].+[.|,]" --prefix-filecheck-ir-name _
 | 
						|
// Test host code gen
 | 
						|
// RUN: %clang_cc1 -DLAMBDA -verify -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK1
 | 
						|
// RUN: %clang_cc1 -DLAMBDA -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
 | 
						|
// RUN: %clang_cc1 -DLAMBDA -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK2
 | 
						|
// RUN: %clang_cc1 -DLAMBDA -verify -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK3
 | 
						|
// RUN: %clang_cc1 -DLAMBDA -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
 | 
						|
// RUN: %clang_cc1 -DLAMBDA -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK4
 | 
						|
 | 
						|
// RUN: %clang_cc1 -DLAMBDA -verify -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK5
 | 
						|
// RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
 | 
						|
// RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK6
 | 
						|
// RUN: %clang_cc1 -DLAMBDA -verify -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK7
 | 
						|
// RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
 | 
						|
// RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK8
 | 
						|
 | 
						|
// RUN: %clang_cc1  -verify -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK9
 | 
						|
// RUN: %clang_cc1  -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
 | 
						|
// RUN: %clang_cc1  -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK10
 | 
						|
// RUN: %clang_cc1  -verify -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK11
 | 
						|
// RUN: %clang_cc1  -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
 | 
						|
// RUN: %clang_cc1  -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK12
 | 
						|
 | 
						|
// RUN: %clang_cc1  -verify -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK13
 | 
						|
// RUN: %clang_cc1  -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
 | 
						|
// RUN: %clang_cc1  -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK14
 | 
						|
// RUN: %clang_cc1  -verify -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK15
 | 
						|
// RUN: %clang_cc1  -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
 | 
						|
// RUN: %clang_cc1  -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK16
 | 
						|
// expected-no-diagnostics
 | 
						|
#ifndef HEADER
 | 
						|
#define HEADER
 | 
						|
 | 
						|
 | 
						|
template <typename T>
 | 
						|
T tmain() {
 | 
						|
  T *a, *b, *c;
 | 
						|
  int n = 10000;
 | 
						|
  int ch = 100;
 | 
						|
 | 
						|
  // no schedule clauses
 | 
						|
  #pragma omp target
 | 
						|
  #pragma omp teams
 | 
						|
  #pragma omp distribute parallel for simd
 | 
						|
  for (int i = 0; i < n; ++i) {
 | 
						|
    a[i] = b[i] + c[i];
 | 
						|
  }
 | 
						|
 | 
						|
  // dist_schedule: static no chunk
 | 
						|
  #pragma omp target
 | 
						|
  #pragma omp teams
 | 
						|
  #pragma omp distribute parallel for simd dist_schedule(static)
 | 
						|
  for (int i = 0; i < n; ++i) {
 | 
						|
    a[i] = b[i] + c[i];
 | 
						|
  }
 | 
						|
 | 
						|
  // dist_schedule: static chunk
 | 
						|
  #pragma omp target
 | 
						|
  #pragma omp teams
 | 
						|
  #pragma omp distribute parallel for simd dist_schedule(static, ch)
 | 
						|
  for (int i = 0; i < n; ++i) {
 | 
						|
    a[i] = b[i] + c[i];
 | 
						|
  }
 | 
						|
 | 
						|
  // schedule: static no chunk
 | 
						|
  #pragma omp target
 | 
						|
  #pragma omp teams
 | 
						|
  #pragma omp distribute parallel for simd schedule(static)
 | 
						|
  for (int i = 0; i < n; ++i) {
 | 
						|
    a[i] = b[i] + c[i];
 | 
						|
  }
 | 
						|
 | 
						|
  // schedule: static chunk
 | 
						|
  #pragma omp target
 | 
						|
  #pragma omp teams
 | 
						|
  #pragma omp distribute parallel for simd schedule(static, ch)
 | 
						|
  for (int i = 0; i < n; ++i) {
 | 
						|
    a[i] = b[i] + c[i];
 | 
						|
  }
 | 
						|
 | 
						|
  // schedule: dynamic no chunk
 | 
						|
  #pragma omp target
 | 
						|
  #pragma omp teams
 | 
						|
  #pragma omp distribute parallel for simd schedule(dynamic)
 | 
						|
  for (int i = 0; i < n; ++i) {
 | 
						|
    a[i] = b[i] + c[i];
 | 
						|
  }
 | 
						|
 | 
						|
  // schedule: dynamic chunk
 | 
						|
  #pragma omp target
 | 
						|
  #pragma omp teams
 | 
						|
  #pragma omp distribute parallel for simd schedule(dynamic, ch)
 | 
						|
  for (int i = 0; i < n; ++i) {
 | 
						|
    a[i] = b[i] + c[i];
 | 
						|
  }
 | 
						|
 | 
						|
  return T();
 | 
						|
}
 | 
						|
 | 
						|
int main() {
 | 
						|
  double *a, *b, *c;
 | 
						|
  int n = 10000;
 | 
						|
  int ch = 100;
 | 
						|
 | 
						|
#ifdef LAMBDA
 | 
						|
  [&]() {
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
    // no schedule clauses
 | 
						|
    #pragma omp target
 | 
						|
    #pragma omp teams
 | 
						|
 | 
						|
    #pragma omp distribute parallel for simd
 | 
						|
    for (int i = 0; i < n; ++i) {
 | 
						|
      a[i] = b[i] + c[i];
 | 
						|
 | 
						|
 | 
						|
      // check EUB for distribute
 | 
						|
 | 
						|
      // initialize omp.iv
 | 
						|
 | 
						|
      // check exit condition
 | 
						|
 | 
						|
      // check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
      // check that distlb and distub are properly passed to fork_call
 | 
						|
 | 
						|
      // increment by stride (distInc - 'parallel for' executes the whole chunk) and latch
 | 
						|
 | 
						|
 | 
						|
      // implementation of 'parallel for'
 | 
						|
 | 
						|
 | 
						|
      // initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
      // PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
 | 
						|
      // In this case we use EUB
 | 
						|
 | 
						|
      // initialize omp.iv
 | 
						|
 | 
						|
      // check exit condition
 | 
						|
 | 
						|
      // check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
 | 
						|
      // check stride 1 for 'for' in 'distribute parallel for simd'
 | 
						|
 | 
						|
 | 
						|
      [&]() {
 | 
						|
	a[i] = b[i] + c[i];
 | 
						|
      }();
 | 
						|
    }
 | 
						|
 | 
						|
    // dist_schedule: static no chunk (same sa default - no dist_schedule)
 | 
						|
    #pragma omp target
 | 
						|
    #pragma omp teams
 | 
						|
 | 
						|
    #pragma omp distribute parallel for simd dist_schedule(static)
 | 
						|
    for (int i = 0; i < n; ++i) {
 | 
						|
      a[i] = b[i] + c[i];
 | 
						|
 | 
						|
 | 
						|
      // check EUB for distribute
 | 
						|
 | 
						|
      // initialize omp.iv
 | 
						|
 | 
						|
      // check exit condition
 | 
						|
 | 
						|
      // check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
      // check that distlb and distub are properly passed to fork_call
 | 
						|
 | 
						|
      // increment by stride (distInc - 'parallel for' executes the whole chunk) and latch
 | 
						|
 | 
						|
 | 
						|
      // implementation of 'parallel for'
 | 
						|
 | 
						|
 | 
						|
      // initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
      // PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
 | 
						|
      // In this case we use EUB
 | 
						|
 | 
						|
      // initialize omp.iv
 | 
						|
 | 
						|
      // check exit condition
 | 
						|
 | 
						|
      // check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
 | 
						|
      // check stride 1 for 'for' in 'distribute parallel for simd'
 | 
						|
 | 
						|
      [&]() {
 | 
						|
	a[i] = b[i] + c[i];
 | 
						|
      }();
 | 
						|
    }
 | 
						|
 | 
						|
    // dist_schedule: static chunk
 | 
						|
    #pragma omp target
 | 
						|
    #pragma omp teams
 | 
						|
 | 
						|
    #pragma omp distribute parallel for simd dist_schedule(static, ch)
 | 
						|
    for (int i = 0; i < n; ++i) {
 | 
						|
      a[i] = b[i] + c[i];
 | 
						|
 | 
						|
 | 
						|
      // check EUB for distribute
 | 
						|
 | 
						|
      // initialize omp.iv
 | 
						|
 | 
						|
      // check exit condition
 | 
						|
 | 
						|
      // check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
      // check that distlb and distub are properly passed to fork_call
 | 
						|
 | 
						|
      // check DistInc
 | 
						|
 | 
						|
      // Update UB
 | 
						|
 | 
						|
      // Store LB in IV
 | 
						|
 | 
						|
 | 
						|
      // loop exit
 | 
						|
 | 
						|
      // skip implementation of 'parallel for': using default scheduling and was tested above
 | 
						|
      [&]() {
 | 
						|
	a[i] = b[i] + c[i];
 | 
						|
      }();
 | 
						|
    }
 | 
						|
 | 
						|
    // schedule: static no chunk
 | 
						|
    #pragma omp target
 | 
						|
    #pragma omp teams
 | 
						|
 | 
						|
    #pragma omp distribute parallel for simd schedule(static)
 | 
						|
    for (int i = 0; i < n; ++i) {
 | 
						|
      a[i] = b[i] + c[i];
 | 
						|
 | 
						|
      // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
 | 
						|
 | 
						|
      // 'parallel for' implementation is the same as the case without schedule clase (static no chunk is the default)
 | 
						|
 | 
						|
 | 
						|
      // initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
      // PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
 | 
						|
      // In this case we use EUB
 | 
						|
 | 
						|
      // initialize omp.iv
 | 
						|
 | 
						|
      // check exit condition
 | 
						|
 | 
						|
      // check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
 | 
						|
      // check stride 1 for 'for' in 'distribute parallel for simd'
 | 
						|
 | 
						|
 | 
						|
      [&]() {
 | 
						|
	a[i] = b[i] + c[i];
 | 
						|
      }();
 | 
						|
    }
 | 
						|
 | 
						|
    // schedule: static chunk
 | 
						|
    #pragma omp target
 | 
						|
    #pragma omp teams
 | 
						|
 | 
						|
    #pragma omp distribute parallel for simd schedule(static, ch)
 | 
						|
    for (int i = 0; i < n; ++i) {
 | 
						|
      a[i] = b[i] + c[i];
 | 
						|
      // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
 | 
						|
 | 
						|
      // 'parallel for' implementation using outer and inner loops and PrevEUB
 | 
						|
 | 
						|
      // initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
      // check PrevEUB (using PrevUB instead of NumIt as upper bound)
 | 
						|
 | 
						|
      // initialize omp.iv (IV = LB)
 | 
						|
 | 
						|
      // outer loop: while (IV < UB) {
 | 
						|
 | 
						|
 | 
						|
 | 
						|
      // skip body branch
 | 
						|
 | 
						|
      // IV = IV + 1 and inner loop latch
 | 
						|
 | 
						|
      // check NextLB and NextUB
 | 
						|
 | 
						|
 | 
						|
      [&]() {
 | 
						|
	a[i] = b[i] + c[i];
 | 
						|
      }();
 | 
						|
    }
 | 
						|
 | 
						|
    // schedule: dynamic no chunk
 | 
						|
    #pragma omp target
 | 
						|
    #pragma omp teams
 | 
						|
 | 
						|
    #pragma omp distribute parallel for simd schedule(dynamic)
 | 
						|
    for (int i = 0; i < n; ++i) {
 | 
						|
      a[i] = b[i] + c[i];
 | 
						|
      // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
 | 
						|
 | 
						|
      // 'parallel for' implementation using outer and inner loops and PrevEUB
 | 
						|
 | 
						|
      // initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
 | 
						|
      // initialize omp.iv (IV = LB)
 | 
						|
 | 
						|
 | 
						|
      // skip body branch
 | 
						|
 | 
						|
      // IV = IV + 1 and inner loop latch
 | 
						|
 | 
						|
      // check NextLB and NextUB
 | 
						|
 | 
						|
 | 
						|
      [&]() {
 | 
						|
	a[i] = b[i] + c[i];
 | 
						|
      }();
 | 
						|
    }
 | 
						|
 | 
						|
    // schedule: dynamic chunk
 | 
						|
    #pragma omp target
 | 
						|
    #pragma omp teams
 | 
						|
 | 
						|
    #pragma omp distribute parallel for simd schedule(dynamic, ch)
 | 
						|
    for (int i = 0; i < n; ++i) {
 | 
						|
      a[i] = b[i] + c[i];
 | 
						|
      // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
 | 
						|
 | 
						|
      // 'parallel for' implementation using outer and inner loops and PrevEUB
 | 
						|
 | 
						|
      // initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
 | 
						|
      // initialize omp.iv (IV = LB)
 | 
						|
 | 
						|
 | 
						|
      // skip body branch
 | 
						|
 | 
						|
      // IV = IV + 1 and inner loop latch
 | 
						|
 | 
						|
      // check NextLB and NextUB
 | 
						|
 | 
						|
 | 
						|
      [&]() {
 | 
						|
	a[i] = b[i] + c[i];
 | 
						|
      }();
 | 
						|
    }
 | 
						|
  }();
 | 
						|
  return 0;
 | 
						|
#else
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
  // no schedule clauses
 | 
						|
  #pragma omp target
 | 
						|
  #pragma omp teams
 | 
						|
 | 
						|
  #pragma omp distribute parallel for simd
 | 
						|
  for (int i = 0; i < n; ++i) {
 | 
						|
    a[i] = b[i] + c[i];
 | 
						|
 | 
						|
 | 
						|
    // check EUB for distribute
 | 
						|
 | 
						|
    // initialize omp.iv
 | 
						|
 | 
						|
    // check exit condition
 | 
						|
 | 
						|
    // check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
    // check that distlb and distub are properly passed to fork_call
 | 
						|
 | 
						|
    // increment by stride (distInc - 'parallel for' executes the whole chunk) and latch
 | 
						|
 | 
						|
 | 
						|
    // implementation of 'parallel for'
 | 
						|
 | 
						|
 | 
						|
    // initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
    // PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
 | 
						|
    // In this case we use EUB
 | 
						|
 | 
						|
    // initialize omp.iv
 | 
						|
 | 
						|
    // check exit condition
 | 
						|
 | 
						|
    // check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
 | 
						|
    // check stride 1 for 'for' in 'distribute parallel for simd'
 | 
						|
 | 
						|
  }
 | 
						|
 | 
						|
  // dist_schedule: static no chunk
 | 
						|
  #pragma omp target
 | 
						|
  #pragma omp teams
 | 
						|
 | 
						|
  #pragma omp distribute parallel for simd dist_schedule(static)
 | 
						|
  for (int i = 0; i < n; ++i) {
 | 
						|
    a[i] = b[i] + c[i];
 | 
						|
 | 
						|
 | 
						|
    // check EUB for distribute
 | 
						|
 | 
						|
    // initialize omp.iv
 | 
						|
 | 
						|
    // check exit condition
 | 
						|
 | 
						|
    // check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
    // check that distlb and distub are properly passed to fork_call
 | 
						|
 | 
						|
    // increment by stride (distInc - 'parallel for' executes the whole chunk) and latch
 | 
						|
 | 
						|
 | 
						|
    // implementation of 'parallel for'
 | 
						|
 | 
						|
 | 
						|
    // initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
    // PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
 | 
						|
    // In this case we use EUB
 | 
						|
 | 
						|
    // initialize omp.iv
 | 
						|
 | 
						|
    // check exit condition
 | 
						|
 | 
						|
    // check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
 | 
						|
    // check stride 1 for 'for' in 'distribute parallel for simd'
 | 
						|
 | 
						|
  }
 | 
						|
 | 
						|
  // dist_schedule: static chunk
 | 
						|
  #pragma omp target
 | 
						|
  #pragma omp teams
 | 
						|
 | 
						|
  #pragma omp distribute parallel for simd dist_schedule(static, ch)
 | 
						|
  for (int i = 0; i < n; ++i) {
 | 
						|
    a[i] = b[i] + c[i];
 | 
						|
 | 
						|
    // unlike the previous tests, in this one we have a outer and inner loop for 'distribute'
 | 
						|
 | 
						|
    // check EUB for distribute
 | 
						|
 | 
						|
    // initialize omp.iv
 | 
						|
 | 
						|
    // check exit condition
 | 
						|
 | 
						|
    // check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
    // check that distlb and distub are properly passed to fork_call
 | 
						|
 | 
						|
    // check DistInc
 | 
						|
 | 
						|
    // Update UB
 | 
						|
 | 
						|
    // Store LB in IV
 | 
						|
 | 
						|
 | 
						|
    // loop exit
 | 
						|
 | 
						|
    // skip implementation of 'parallel for': using default scheduling and was tested above
 | 
						|
  }
 | 
						|
 | 
						|
  // schedule: static no chunk
 | 
						|
  #pragma omp target
 | 
						|
  #pragma omp teams
 | 
						|
 | 
						|
  #pragma omp distribute parallel for simd schedule(static)
 | 
						|
  for (int i = 0; i < n; ++i) {
 | 
						|
    a[i] = b[i] + c[i];
 | 
						|
 | 
						|
    // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
 | 
						|
 | 
						|
    // 'parallel for' implementation is the same as the case without schedule clase (static no chunk is the default)
 | 
						|
 | 
						|
 | 
						|
    // initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
    // PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
 | 
						|
    // In this case we use EUB
 | 
						|
 | 
						|
    // initialize omp.iv
 | 
						|
 | 
						|
    // check exit condition
 | 
						|
 | 
						|
    // check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
 | 
						|
    // check stride 1 for 'for' in 'distribute parallel for simd'
 | 
						|
 | 
						|
  }
 | 
						|
 | 
						|
  // schedule: static chunk
 | 
						|
  #pragma omp target
 | 
						|
  #pragma omp teams
 | 
						|
 | 
						|
  #pragma omp distribute parallel for simd schedule(static, ch)
 | 
						|
  for (int i = 0; i < n; ++i) {
 | 
						|
    a[i] = b[i] + c[i];
 | 
						|
    // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
 | 
						|
 | 
						|
    // 'parallel for' implementation using outer and inner loops and PrevEUB
 | 
						|
 | 
						|
    // initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
    // check PrevEUB (using PrevUB instead of NumIt as upper bound)
 | 
						|
 | 
						|
    // initialize omp.iv (IV = LB)
 | 
						|
 | 
						|
    // outer loop: while (IV < UB) {
 | 
						|
 | 
						|
 | 
						|
 | 
						|
    // skip body branch
 | 
						|
 | 
						|
    // IV = IV + 1 and inner loop latch
 | 
						|
 | 
						|
    // check NextLB and NextUB
 | 
						|
 | 
						|
 | 
						|
  }
 | 
						|
 | 
						|
  // schedule: dynamic no chunk
 | 
						|
  #pragma omp target
 | 
						|
  #pragma omp teams
 | 
						|
 | 
						|
  #pragma omp distribute parallel for simd schedule(dynamic)
 | 
						|
  for (int i = 0; i < n; ++i) {
 | 
						|
    a[i] = b[i] + c[i];
 | 
						|
    // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
 | 
						|
 | 
						|
    // 'parallel for' implementation using outer and inner loops and PrevEUB
 | 
						|
 | 
						|
    // initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
 | 
						|
    // initialize omp.iv (IV = LB)
 | 
						|
 | 
						|
 | 
						|
    // skip body branch
 | 
						|
 | 
						|
    // IV = IV + 1 and inner loop latch
 | 
						|
 | 
						|
    // check NextLB and NextUB
 | 
						|
 | 
						|
 | 
						|
  }
 | 
						|
 | 
						|
  // schedule: dynamic chunk
 | 
						|
  #pragma omp target
 | 
						|
  #pragma omp teams
 | 
						|
 | 
						|
  #pragma omp distribute parallel for simd schedule(dynamic, ch)
 | 
						|
  for (int i = 0; i < n; ++i) {
 | 
						|
    a[i] = b[i] + c[i];
 | 
						|
    // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
 | 
						|
 | 
						|
    // 'parallel for' implementation using outer and inner loops and PrevEUB
 | 
						|
 | 
						|
    // initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
 | 
						|
    // initialize omp.iv (IV = LB)
 | 
						|
 | 
						|
 | 
						|
    // skip body branch
 | 
						|
 | 
						|
    // IV = IV + 1 and inner loop latch
 | 
						|
 | 
						|
    // check NextLB and NextUB
 | 
						|
 | 
						|
 | 
						|
  }
 | 
						|
 | 
						|
  return tmain<int>();
 | 
						|
#endif
 | 
						|
}
 | 
						|
 | 
						|
// check code
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
// check EUB for distribute
 | 
						|
 | 
						|
// initialize omp.iv
 | 
						|
 | 
						|
// check exit condition
 | 
						|
 | 
						|
// check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
// check that distlb and distub are properly passed to fork_call
 | 
						|
 | 
						|
// increment by stride (distInc - 'parallel for' executes the whole chunk) and latch
 | 
						|
 | 
						|
 | 
						|
// implementation of 'parallel for'
 | 
						|
 | 
						|
 | 
						|
// initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
// PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
 | 
						|
// In this case we use EUB
 | 
						|
 | 
						|
// initialize omp.iv
 | 
						|
 | 
						|
// check exit condition
 | 
						|
 | 
						|
// check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
 | 
						|
// check stride 1 for 'for' in 'distribute parallel for simd'
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
// check EUB for distribute
 | 
						|
 | 
						|
// initialize omp.iv
 | 
						|
 | 
						|
// check exit condition
 | 
						|
 | 
						|
// check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
// check that distlb and distub are properly passed to fork_call
 | 
						|
 | 
						|
// increment by stride (distInc - 'parallel for' executes the whole chunk) and latch
 | 
						|
 | 
						|
 | 
						|
// implementation of 'parallel for'
 | 
						|
 | 
						|
 | 
						|
// initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
// PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
 | 
						|
// In this case we use EUB
 | 
						|
 | 
						|
// initialize omp.iv
 | 
						|
 | 
						|
// check exit condition
 | 
						|
 | 
						|
// check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
 | 
						|
// check stride 1 for 'for' in 'distribute parallel for simd'
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
// unlike the previous tests, in this one we have a outer and inner loop for 'distribute'
 | 
						|
 | 
						|
// check EUB for distribute
 | 
						|
 | 
						|
// initialize omp.iv
 | 
						|
 | 
						|
// check exit condition
 | 
						|
 | 
						|
// check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
// check that distlb and distub are properly passed to fork_call
 | 
						|
 | 
						|
// check DistInc
 | 
						|
 | 
						|
// Update UB
 | 
						|
 | 
						|
// Store LB in IV
 | 
						|
 | 
						|
 | 
						|
// loop exit
 | 
						|
 | 
						|
// skip implementation of 'parallel for': using default scheduling and was tested above
 | 
						|
 | 
						|
 | 
						|
 | 
						|
// skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
 | 
						|
 | 
						|
// 'parallel for' implementation is the same as the case without schedule clase (static no chunk is the default)
 | 
						|
 | 
						|
 | 
						|
// initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
// PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
 | 
						|
// In this case we use EUB
 | 
						|
 | 
						|
// initialize omp.iv
 | 
						|
 | 
						|
// check exit condition
 | 
						|
 | 
						|
// check that PrevLB and PrevUB are passed to the 'for'
 | 
						|
 | 
						|
// check stride 1 for 'for' in 'distribute parallel for simd'
 | 
						|
 | 
						|
 | 
						|
 | 
						|
// skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
 | 
						|
 | 
						|
// 'parallel for' implementation using outer and inner loops and PrevEUB
 | 
						|
 | 
						|
// initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
// check PrevEUB (using PrevUB instead of NumIt as upper bound)
 | 
						|
 | 
						|
// initialize omp.iv (IV = LB)
 | 
						|
 | 
						|
// outer loop: while (IV < UB) {
 | 
						|
 | 
						|
 | 
						|
 | 
						|
// skip body branch
 | 
						|
 | 
						|
// IV = IV + 1 and inner loop latch
 | 
						|
 | 
						|
// check NextLB and NextUB
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
// skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
 | 
						|
 | 
						|
// 'parallel for' implementation using outer and inner loops and PrevEUB
 | 
						|
 | 
						|
// initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
 | 
						|
// initialize omp.iv (IV = LB)
 | 
						|
 | 
						|
 | 
						|
// skip body branch
 | 
						|
 | 
						|
// IV = IV + 1 and inner loop latch
 | 
						|
 | 
						|
// check NextLB and NextUB
 | 
						|
 | 
						|
 | 
						|
 | 
						|
 | 
						|
// skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
 | 
						|
 | 
						|
// 'parallel for' implementation using outer and inner loops and PrevEUB
 | 
						|
 | 
						|
// initialize lb and ub to PrevLB and PrevUB
 | 
						|
 | 
						|
 | 
						|
// initialize omp.iv (IV = LB)
 | 
						|
 | 
						|
 | 
						|
// skip body branch
 | 
						|
 | 
						|
// IV = IV + 1 and inner loop latch
 | 
						|
 | 
						|
// check NextLB and NextUB
 | 
						|
 | 
						|
 | 
						|
 | 
						|
#endif
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK1-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[A:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[B:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[C:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 8
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK1-NEXT:    store i32* [[N]], i32** [[TMP0]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK1-NEXT:    store double** [[A]], double*** [[TMP1]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK1-NEXT:    store double** [[B]], double*** [[TMP2]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK1-NEXT:    store double** [[C]], double*** [[TMP3]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 4
 | 
						|
// CHECK1-NEXT:    store i32* [[CH]], i32** [[TMP4]], align 8
 | 
						|
// CHECK1-NEXT:    call void @"_ZZ4mainENK3$_0clEv"(%class.anon* noundef nonnull align 8 dereferenceable(40) [[REF_TMP]])
 | 
						|
// CHECK1-NEXT:    ret i32 0
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l116
 | 
						|
// CHECK1-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2:[0-9]+]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3:[0-9]+]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined. to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@.omp_outlined.
 | 
						|
// CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK1-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK1:       omp.precond.then:
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK1-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK1:       cond.true:
 | 
						|
// CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK1:       cond.false:
 | 
						|
// CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK1:       cond.end:
 | 
						|
// CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !10
 | 
						|
// CHECK1-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !10
 | 
						|
// CHECK1-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.body:
 | 
						|
// CHECK1-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !10
 | 
						|
// CHECK1-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !10
 | 
						|
// CHECK1-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..1 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !10
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.inc:
 | 
						|
// CHECK1-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !10
 | 
						|
// CHECK1-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !10
 | 
						|
// CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !10
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP11:![0-9]+]]
 | 
						|
// CHECK1:       omp.inner.for.end:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK1:       omp.loop.exit:
 | 
						|
// CHECK1-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK1-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK1:       .omp.final.then:
 | 
						|
// CHECK1-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK1:       .omp.final.done:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK1:       omp.precond.end:
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..1
 | 
						|
// CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK1-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK1:       omp.precond.then:
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK1-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK1-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2:[0-9]+]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK1:       cond.true:
 | 
						|
// CHECK1-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK1:       cond.false:
 | 
						|
// CHECK1-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK1:       cond.end:
 | 
						|
// CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.body:
 | 
						|
// CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK1-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK1-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK1-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK1-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK1-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 8, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK1-NEXT:    store i32* [[I4]], i32** [[TMP29]], align 8, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK1-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 8, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK1-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 8, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE_clEv"(%class.anon.0* noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK1:       omp.body.continue:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.inc:
 | 
						|
// CHECK1-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !14
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP15:![0-9]+]]
 | 
						|
// CHECK1:       omp.inner.for.end:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK1:       omp.loop.exit:
 | 
						|
// CHECK1-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK1-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK1:       .omp.final.then:
 | 
						|
// CHECK1-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK1-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK1:       .omp.final.done:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK1:       omp.precond.end:
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l159
 | 
						|
// CHECK1-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..2 to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..2
 | 
						|
// CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK1-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK1:       omp.precond.then:
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK1-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK1:       cond.true:
 | 
						|
// CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK1:       cond.false:
 | 
						|
// CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK1:       cond.end:
 | 
						|
// CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !19
 | 
						|
// CHECK1-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !19
 | 
						|
// CHECK1-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.body:
 | 
						|
// CHECK1-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !19
 | 
						|
// CHECK1-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !19
 | 
						|
// CHECK1-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..3 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !19
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.inc:
 | 
						|
// CHECK1-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !19
 | 
						|
// CHECK1-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !19
 | 
						|
// CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !19
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP20:![0-9]+]]
 | 
						|
// CHECK1:       omp.inner.for.end:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK1:       omp.loop.exit:
 | 
						|
// CHECK1-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK1-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK1:       .omp.final.then:
 | 
						|
// CHECK1-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK1:       .omp.final.done:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK1:       omp.precond.end:
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..3
 | 
						|
// CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_1:%.*]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK1-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK1:       omp.precond.then:
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK1-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK1-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK1:       cond.true:
 | 
						|
// CHECK1-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK1:       cond.false:
 | 
						|
// CHECK1-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK1:       cond.end:
 | 
						|
// CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.body:
 | 
						|
// CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK1-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK1-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK1-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK1-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK1-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 8, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK1-NEXT:    store i32* [[I4]], i32** [[TMP29]], align 8, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK1-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 8, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK1-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 8, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE0_clEv"(%class.anon.1* noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK1:       omp.body.continue:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.inc:
 | 
						|
// CHECK1-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP23:![0-9]+]]
 | 
						|
// CHECK1:       omp.inner.for.end:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK1:       omp.loop.exit:
 | 
						|
// CHECK1-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK1-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK1:       .omp.final.then:
 | 
						|
// CHECK1-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK1-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK1:       .omp.final.done:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK1:       omp.precond.end:
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l201
 | 
						|
// CHECK1-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK1-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..6 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..6
 | 
						|
// CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK1-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK1:       omp.precond.then:
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
 | 
						|
// CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK1:       cond.true:
 | 
						|
// CHECK1-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK1:       cond.false:
 | 
						|
// CHECK1-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK1:       cond.end:
 | 
						|
// CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
 | 
						|
// CHECK1-NEXT:    [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.body:
 | 
						|
// CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK1-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..7 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]]), !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.inc:
 | 
						|
// CHECK1-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD6]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP27]], [[TMP28]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[CMP9:%.*]] = icmp sgt i32 [[TMP29]], [[TMP30]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
 | 
						|
// CHECK1:       cond.true10:
 | 
						|
// CHECK1-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    br label [[COND_END12:%.*]]
 | 
						|
// CHECK1:       cond.false11:
 | 
						|
// CHECK1-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    br label [[COND_END12]]
 | 
						|
// CHECK1:       cond.end12:
 | 
						|
// CHECK1-NEXT:    [[COND13:%.*]] = phi i32 [ [[TMP31]], [[COND_TRUE10]] ], [ [[TMP32]], [[COND_FALSE11]] ]
 | 
						|
// CHECK1-NEXT:    store i32 [[COND13]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP33]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP26:![0-9]+]]
 | 
						|
// CHECK1:       omp.inner.for.end:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK1:       omp.loop.exit:
 | 
						|
// CHECK1-NEXT:    [[TMP34:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP35:%.*]] = load i32, i32* [[TMP34]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP35]])
 | 
						|
// CHECK1-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP37:%.*]] = icmp ne i32 [[TMP36]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TMP37]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK1:       .omp.final.then:
 | 
						|
// CHECK1-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP38]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD16]], i32* [[I3]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK1:       .omp.final.done:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK1:       omp.precond.end:
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..7
 | 
						|
// CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_2:%.*]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK1-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK1:       omp.precond.then:
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK1-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK1-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK1:       cond.true:
 | 
						|
// CHECK1-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK1:       cond.false:
 | 
						|
// CHECK1-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK1:       cond.end:
 | 
						|
// CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.body:
 | 
						|
// CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK1-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK1-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK1-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK1-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK1-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 8, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK1-NEXT:    store i32* [[I4]], i32** [[TMP29]], align 8, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK1-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 8, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK1-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 8, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE1_clEv"(%class.anon.2* noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK1:       omp.body.continue:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.inc:
 | 
						|
// CHECK1-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !28
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP29:![0-9]+]]
 | 
						|
// CHECK1:       omp.inner.for.end:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK1:       omp.loop.exit:
 | 
						|
// CHECK1-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK1-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK1:       .omp.final.then:
 | 
						|
// CHECK1-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK1-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK1:       .omp.final.done:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK1:       omp.precond.end:
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l234
 | 
						|
// CHECK1-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..10 to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..10
 | 
						|
// CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK1-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK1:       omp.precond.then:
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK1-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK1:       cond.true:
 | 
						|
// CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK1:       cond.false:
 | 
						|
// CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK1:       cond.end:
 | 
						|
// CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !31
 | 
						|
// CHECK1-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !31
 | 
						|
// CHECK1-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.body:
 | 
						|
// CHECK1-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !31
 | 
						|
// CHECK1-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !31
 | 
						|
// CHECK1-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..11 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !31
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.inc:
 | 
						|
// CHECK1-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !31
 | 
						|
// CHECK1-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !31
 | 
						|
// CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !31
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP32:![0-9]+]]
 | 
						|
// CHECK1:       omp.inner.for.end:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK1:       omp.loop.exit:
 | 
						|
// CHECK1-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK1-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK1:       .omp.final.then:
 | 
						|
// CHECK1-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK1:       .omp.final.done:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK1:       omp.precond.end:
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..11
 | 
						|
// CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_3:%.*]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK1-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK1:       omp.precond.then:
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK1-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK1-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK1:       cond.true:
 | 
						|
// CHECK1-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK1:       cond.false:
 | 
						|
// CHECK1-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK1:       cond.end:
 | 
						|
// CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.body:
 | 
						|
// CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK1-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK1-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK1-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK1-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK1-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 8, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK1-NEXT:    store i32* [[I4]], i32** [[TMP29]], align 8, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK1-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 8, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK1-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 8, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE2_clEv"(%class.anon.3* noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK1:       omp.body.continue:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.inc:
 | 
						|
// CHECK1-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !34
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP35:![0-9]+]]
 | 
						|
// CHECK1:       omp.inner.for.end:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK1:       omp.loop.exit:
 | 
						|
// CHECK1-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK1-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK1:       .omp.final.then:
 | 
						|
// CHECK1-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK1-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK1:       .omp.final.done:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK1:       omp.precond.end:
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l266
 | 
						|
// CHECK1-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK1-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..14 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..14
 | 
						|
// CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK1-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK1:       omp.precond.then:
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK1:       cond.true:
 | 
						|
// CHECK1-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK1:       cond.false:
 | 
						|
// CHECK1-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK1:       cond.end:
 | 
						|
// CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !37
 | 
						|
// CHECK1-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !37
 | 
						|
// CHECK1-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.body:
 | 
						|
// CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !37
 | 
						|
// CHECK1-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK1-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !37
 | 
						|
// CHECK1-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK1-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !37
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED]] to i32*
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP23]], i32* [[CONV]], align 4, !llvm.access.group !37
 | 
						|
// CHECK1-NEXT:    [[TMP24:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED]], align 8, !llvm.access.group !37
 | 
						|
// CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**, i64)* @.omp_outlined..15 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i64 [[TMP24]]), !llvm.access.group !37
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.inc:
 | 
						|
// CHECK1-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !37
 | 
						|
// CHECK1-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !37
 | 
						|
// CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !37
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP38:![0-9]+]]
 | 
						|
// CHECK1:       omp.inner.for.end:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK1:       omp.loop.exit:
 | 
						|
// CHECK1-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP28:%.*]] = load i32, i32* [[TMP27]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP28]])
 | 
						|
// CHECK1-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP30:%.*]] = icmp ne i32 [[TMP29]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TMP30]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK1:       .omp.final.then:
 | 
						|
// CHECK1-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP31]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK1:       .omp.final.done:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK1:       omp.precond.end:
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..15
 | 
						|
// CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I6:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_4:%.*]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
 | 
						|
// CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK1-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK1:       omp.precond.then:
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV4:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK1-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV5:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK1-NEXT:    store i32 [[CONV4]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[CONV5]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP10:%.*]] = load i32, i32* [[CONV]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[TMP11]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP12]], i32 33, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK1-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK1:       omp.dispatch.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP14:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV7:%.*]] = trunc i64 [[TMP14]] to i32
 | 
						|
// CHECK1-NEXT:    [[CMP8:%.*]] = icmp sgt i32 [[TMP13]], [[CONV7]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP8]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK1:       cond.true:
 | 
						|
// CHECK1-NEXT:    [[TMP15:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV9:%.*]] = trunc i64 [[TMP15]] to i32
 | 
						|
// CHECK1-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK1:       cond.false:
 | 
						|
// CHECK1-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK1:       cond.end:
 | 
						|
// CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ [[CONV9]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
 | 
						|
// CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP10:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP10]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK1:       omp.dispatch.body:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[CMP11:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP11]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.body:
 | 
						|
// CHECK1-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD]], i32* [[I6]], align 4, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM]]
 | 
						|
// CHECK1-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[IDXPROM12:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX13:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM12]]
 | 
						|
// CHECK1-NEXT:    [[TMP28:%.*]] = load double, double* [[ARRAYIDX13]], align 8, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[ADD14:%.*]] = fadd double [[TMP25]], [[TMP28]]
 | 
						|
// CHECK1-NEXT:    [[TMP29:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[IDXPROM15:%.*]] = sext i32 [[TMP30]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX16:%.*]] = getelementptr inbounds double, double* [[TMP29]], i64 [[IDXPROM15]]
 | 
						|
// CHECK1-NEXT:    store double [[ADD14]], double* [[ARRAYIDX16]], align 8, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK1-NEXT:    store double** [[TMP1]], double*** [[TMP31]], align 8, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK1-NEXT:    store i32* [[I6]], i32** [[TMP32]], align 8, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[TMP33:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK1-NEXT:    store double** [[TMP2]], double*** [[TMP33]], align 8, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[TMP34:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK1-NEXT:    store double** [[TMP3]], double*** [[TMP34]], align 8, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE3_clEv"(%class.anon.4* noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK1:       omp.body.continue:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.inc:
 | 
						|
// CHECK1-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    [[ADD17:%.*]] = add nsw i32 [[TMP35]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD17]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !40
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP41:![0-9]+]]
 | 
						|
// CHECK1:       omp.inner.for.end:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK1:       omp.dispatch.inc:
 | 
						|
// CHECK1-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    [[ADD18:%.*]] = add nsw i32 [[TMP36]], [[TMP37]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD18]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP39:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    [[ADD19:%.*]] = add nsw i32 [[TMP38]], [[TMP39]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD19]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK1:       omp.dispatch.end:
 | 
						|
// CHECK1-NEXT:    [[TMP40:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP41:%.*]] = load i32, i32* [[TMP40]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP41]])
 | 
						|
// CHECK1-NEXT:    [[TMP42:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP43:%.*]] = icmp ne i32 [[TMP42]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TMP43]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK1:       .omp.final.then:
 | 
						|
// CHECK1-NEXT:    [[TMP44:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB20:%.*]] = sub nsw i32 [[TMP44]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV21:%.*]] = sdiv i32 [[SUB20]], 1
 | 
						|
// CHECK1-NEXT:    [[MUL22:%.*]] = mul nsw i32 [[DIV21]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD23:%.*]] = add nsw i32 0, [[MUL22]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD23]], i32* [[I6]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK1:       .omp.final.done:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK1:       omp.precond.end:
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l299
 | 
						|
// CHECK1-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..18 to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..18
 | 
						|
// CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK1-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK1:       omp.precond.then:
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK1-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK1:       cond.true:
 | 
						|
// CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK1:       cond.false:
 | 
						|
// CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK1:       cond.end:
 | 
						|
// CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !43
 | 
						|
// CHECK1-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !43
 | 
						|
// CHECK1-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.body:
 | 
						|
// CHECK1-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !43
 | 
						|
// CHECK1-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !43
 | 
						|
// CHECK1-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..19 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !43
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.inc:
 | 
						|
// CHECK1-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !43
 | 
						|
// CHECK1-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !43
 | 
						|
// CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !43
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP44:![0-9]+]]
 | 
						|
// CHECK1:       omp.inner.for.end:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK1:       omp.loop.exit:
 | 
						|
// CHECK1-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK1-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK1:       .omp.final.then:
 | 
						|
// CHECK1-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK1:       .omp.final.done:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK1:       omp.precond.end:
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..19
 | 
						|
// CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_5:%.*]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK1-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK1:       omp.precond.then:
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK1-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK1-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[TMP12]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
 | 
						|
// CHECK1-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK1:       omp.dispatch.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP15:%.*]] = load i32, i32* [[TMP14]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP15]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK1-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK1:       omp.dispatch.body:
 | 
						|
// CHECK1-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.body:
 | 
						|
// CHECK1-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[TMP21:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[TMP22:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP22]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP21]], i64 [[IDXPROM]]
 | 
						|
// CHECK1-NEXT:    [[TMP23:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[TMP24:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[TMP25:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[IDXPROM6:%.*]] = sext i32 [[TMP25]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds double, double* [[TMP24]], i64 [[IDXPROM6]]
 | 
						|
// CHECK1-NEXT:    [[TMP26:%.*]] = load double, double* [[ARRAYIDX7]], align 8, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[ADD8:%.*]] = fadd double [[TMP23]], [[TMP26]]
 | 
						|
// CHECK1-NEXT:    [[TMP27:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[TMP28:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[IDXPROM9:%.*]] = sext i32 [[TMP28]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX10:%.*]] = getelementptr inbounds double, double* [[TMP27]], i64 [[IDXPROM9]]
 | 
						|
// CHECK1-NEXT:    store double [[ADD8]], double* [[ARRAYIDX10]], align 8, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK1-NEXT:    store double** [[TMP1]], double*** [[TMP29]], align 8, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK1-NEXT:    store i32* [[I4]], i32** [[TMP30]], align 8, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK1-NEXT:    store double** [[TMP2]], double*** [[TMP31]], align 8, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK1-NEXT:    store double** [[TMP3]], double*** [[TMP32]], align 8, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE4_clEv"(%class.anon.5* noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK1:       omp.body.continue:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.inc:
 | 
						|
// CHECK1-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    [[ADD11:%.*]] = add nsw i32 [[TMP33]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD11]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !46
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP47:![0-9]+]]
 | 
						|
// CHECK1:       omp.inner.for.end:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK1:       omp.dispatch.inc:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK1:       omp.dispatch.end:
 | 
						|
// CHECK1-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP35:%.*]] = icmp ne i32 [[TMP34]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TMP35]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK1:       .omp.final.then:
 | 
						|
// CHECK1-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB12:%.*]] = sub nsw i32 [[TMP36]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV13:%.*]] = sdiv i32 [[SUB12]], 1
 | 
						|
// CHECK1-NEXT:    [[MUL14:%.*]] = mul nsw i32 [[DIV13]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD15:%.*]] = add nsw i32 0, [[MUL14]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD15]], i32* [[I4]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK1:       .omp.final.done:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK1:       omp.precond.end:
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l328
 | 
						|
// CHECK1-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK1-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..22 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..22
 | 
						|
// CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK1-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK1:       omp.precond.then:
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK1:       cond.true:
 | 
						|
// CHECK1-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK1:       cond.false:
 | 
						|
// CHECK1-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK1:       cond.end:
 | 
						|
// CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !49
 | 
						|
// CHECK1-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !49
 | 
						|
// CHECK1-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.body:
 | 
						|
// CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !49
 | 
						|
// CHECK1-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK1-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !49
 | 
						|
// CHECK1-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK1-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !49
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED]] to i32*
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP23]], i32* [[CONV]], align 4, !llvm.access.group !49
 | 
						|
// CHECK1-NEXT:    [[TMP24:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED]], align 8, !llvm.access.group !49
 | 
						|
// CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**, i64)* @.omp_outlined..23 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i64 [[TMP24]]), !llvm.access.group !49
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.inc:
 | 
						|
// CHECK1-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !49
 | 
						|
// CHECK1-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !49
 | 
						|
// CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !49
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP50:![0-9]+]]
 | 
						|
// CHECK1:       omp.inner.for.end:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK1:       omp.loop.exit:
 | 
						|
// CHECK1-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP28:%.*]] = load i32, i32* [[TMP27]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP28]])
 | 
						|
// CHECK1-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP30:%.*]] = icmp ne i32 [[TMP29]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TMP30]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK1:       .omp.final.then:
 | 
						|
// CHECK1-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP31]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK1:       .omp.final.done:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK1:       omp.precond.end:
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..23
 | 
						|
// CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[I6:%.*]] = alloca i32, align 4
 | 
						|
// CHECK1-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_6:%.*]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
 | 
						|
// CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK1-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK1:       omp.precond.then:
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV4:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK1-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[CONV5:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK1-NEXT:    store i32 [[CONV4]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[CONV5]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP10:%.*]] = load i32, i32* [[CONV]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP13:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP14:%.*]] = load i32, i32* [[TMP13]], align 4
 | 
						|
// CHECK1-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK1-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK1:       omp.dispatch.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP15:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK1-NEXT:    [[TMP16:%.*]] = load i32, i32* [[TMP15]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP16]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK1-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK1:       omp.dispatch.body:
 | 
						|
// CHECK1-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK1-NEXT:    store i32 [[TMP18]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.cond:
 | 
						|
// CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[CMP7:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK1-NEXT:    br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.body:
 | 
						|
// CHECK1-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD]], i32* [[I6]], align 4, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[TMP22:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[TMP23:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP23]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP22]], i64 [[IDXPROM]]
 | 
						|
// CHECK1-NEXT:    [[TMP24:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[TMP25:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[TMP26:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[IDXPROM8:%.*]] = sext i32 [[TMP26]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX9:%.*]] = getelementptr inbounds double, double* [[TMP25]], i64 [[IDXPROM8]]
 | 
						|
// CHECK1-NEXT:    [[TMP27:%.*]] = load double, double* [[ARRAYIDX9]], align 8, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[ADD10:%.*]] = fadd double [[TMP24]], [[TMP27]]
 | 
						|
// CHECK1-NEXT:    [[TMP28:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[TMP29:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[IDXPROM11:%.*]] = sext i32 [[TMP29]] to i64
 | 
						|
// CHECK1-NEXT:    [[ARRAYIDX12:%.*]] = getelementptr inbounds double, double* [[TMP28]], i64 [[IDXPROM11]]
 | 
						|
// CHECK1-NEXT:    store double [[ADD10]], double* [[ARRAYIDX12]], align 8, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK1-NEXT:    store double** [[TMP1]], double*** [[TMP30]], align 8, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK1-NEXT:    store i32* [[I6]], i32** [[TMP31]], align 8, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK1-NEXT:    store double** [[TMP2]], double*** [[TMP32]], align 8, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[TMP33:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK1-NEXT:    store double** [[TMP3]], double*** [[TMP33]], align 8, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE5_clEv"(%class.anon.6* noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK1:       omp.body.continue:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK1:       omp.inner.for.inc:
 | 
						|
// CHECK1-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP34]], 1
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD13]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !52
 | 
						|
// CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP53:![0-9]+]]
 | 
						|
// CHECK1:       omp.inner.for.end:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK1:       omp.dispatch.inc:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK1:       omp.dispatch.end:
 | 
						|
// CHECK1-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK1-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK1-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK1:       .omp.final.then:
 | 
						|
// CHECK1-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK1-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK1-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK1-NEXT:    [[MUL16:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK1-NEXT:    [[ADD17:%.*]] = add nsw i32 0, [[MUL16]]
 | 
						|
// CHECK1-NEXT:    store i32 [[ADD17]], i32* [[I6]], align 4
 | 
						|
// CHECK1-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK1:       .omp.final.done:
 | 
						|
// CHECK1-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK1:       omp.precond.end:
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK1-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
 | 
						|
// CHECK1-SAME: () #[[ATTR4:[0-9]+]] {
 | 
						|
// CHECK1-NEXT:  entry:
 | 
						|
// CHECK1-NEXT:    call void @__tgt_register_requires(i64 1)
 | 
						|
// CHECK1-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK2-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[A:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[B:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[C:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 8
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK2-NEXT:    store i32* [[N]], i32** [[TMP0]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK2-NEXT:    store double** [[A]], double*** [[TMP1]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK2-NEXT:    store double** [[B]], double*** [[TMP2]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK2-NEXT:    store double** [[C]], double*** [[TMP3]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 4
 | 
						|
// CHECK2-NEXT:    store i32* [[CH]], i32** [[TMP4]], align 8
 | 
						|
// CHECK2-NEXT:    call void @"_ZZ4mainENK3$_0clEv"(%class.anon* noundef nonnull align 8 dereferenceable(40) [[REF_TMP]])
 | 
						|
// CHECK2-NEXT:    ret i32 0
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l116
 | 
						|
// CHECK2-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2:[0-9]+]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3:[0-9]+]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined. to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@.omp_outlined.
 | 
						|
// CHECK2-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK2-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK2:       omp.precond.then:
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK2-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK2:       cond.true:
 | 
						|
// CHECK2-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK2:       cond.false:
 | 
						|
// CHECK2-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK2:       cond.end:
 | 
						|
// CHECK2-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK2-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !10
 | 
						|
// CHECK2-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !10
 | 
						|
// CHECK2-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.body:
 | 
						|
// CHECK2-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !10
 | 
						|
// CHECK2-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK2-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !10
 | 
						|
// CHECK2-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..1 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !10
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.inc:
 | 
						|
// CHECK2-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !10
 | 
						|
// CHECK2-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !10
 | 
						|
// CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !10
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP11:![0-9]+]]
 | 
						|
// CHECK2:       omp.inner.for.end:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK2:       omp.loop.exit:
 | 
						|
// CHECK2-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK2-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK2:       .omp.final.then:
 | 
						|
// CHECK2-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK2-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK2:       .omp.final.done:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK2:       omp.precond.end:
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..1
 | 
						|
// CHECK2-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK2-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK2:       omp.precond.then:
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK2-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK2-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2:[0-9]+]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK2-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK2:       cond.true:
 | 
						|
// CHECK2-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK2:       cond.false:
 | 
						|
// CHECK2-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK2:       cond.end:
 | 
						|
// CHECK2-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK2-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.body:
 | 
						|
// CHECK2-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK2-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK2-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK2-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK2-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK2-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 8, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK2-NEXT:    store i32* [[I4]], i32** [[TMP29]], align 8, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK2-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 8, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK2-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 8, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE_clEv"(%class.anon.0* noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK2:       omp.body.continue:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.inc:
 | 
						|
// CHECK2-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !14
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP15:![0-9]+]]
 | 
						|
// CHECK2:       omp.inner.for.end:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK2:       omp.loop.exit:
 | 
						|
// CHECK2-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK2-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK2:       .omp.final.then:
 | 
						|
// CHECK2-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK2-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK2:       .omp.final.done:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK2:       omp.precond.end:
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l159
 | 
						|
// CHECK2-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..2 to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..2
 | 
						|
// CHECK2-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK2-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK2:       omp.precond.then:
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK2-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK2:       cond.true:
 | 
						|
// CHECK2-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK2:       cond.false:
 | 
						|
// CHECK2-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK2:       cond.end:
 | 
						|
// CHECK2-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK2-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !19
 | 
						|
// CHECK2-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !19
 | 
						|
// CHECK2-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.body:
 | 
						|
// CHECK2-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !19
 | 
						|
// CHECK2-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK2-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !19
 | 
						|
// CHECK2-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..3 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !19
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.inc:
 | 
						|
// CHECK2-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !19
 | 
						|
// CHECK2-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !19
 | 
						|
// CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !19
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP20:![0-9]+]]
 | 
						|
// CHECK2:       omp.inner.for.end:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK2:       omp.loop.exit:
 | 
						|
// CHECK2-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK2-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK2:       .omp.final.then:
 | 
						|
// CHECK2-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK2-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK2:       .omp.final.done:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK2:       omp.precond.end:
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..3
 | 
						|
// CHECK2-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_1:%.*]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK2-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK2:       omp.precond.then:
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK2-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK2-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK2-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK2:       cond.true:
 | 
						|
// CHECK2-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK2:       cond.false:
 | 
						|
// CHECK2-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK2:       cond.end:
 | 
						|
// CHECK2-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK2-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.body:
 | 
						|
// CHECK2-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK2-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK2-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK2-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK2-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK2-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 8, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK2-NEXT:    store i32* [[I4]], i32** [[TMP29]], align 8, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK2-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 8, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK2-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 8, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE0_clEv"(%class.anon.1* noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK2:       omp.body.continue:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.inc:
 | 
						|
// CHECK2-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP23:![0-9]+]]
 | 
						|
// CHECK2:       omp.inner.for.end:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK2:       omp.loop.exit:
 | 
						|
// CHECK2-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK2-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK2:       .omp.final.then:
 | 
						|
// CHECK2-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK2-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK2:       .omp.final.done:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK2:       omp.precond.end:
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l201
 | 
						|
// CHECK2-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK2-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..6 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..6
 | 
						|
// CHECK2-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK2-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK2:       omp.precond.then:
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
 | 
						|
// CHECK2-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK2:       cond.true:
 | 
						|
// CHECK2-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK2:       cond.false:
 | 
						|
// CHECK2-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK2:       cond.end:
 | 
						|
// CHECK2-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK2-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
 | 
						|
// CHECK2-NEXT:    [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.body:
 | 
						|
// CHECK2-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK2-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..7 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]]), !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.inc:
 | 
						|
// CHECK2-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD6]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP27]], [[TMP28]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[CMP9:%.*]] = icmp sgt i32 [[TMP29]], [[TMP30]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
 | 
						|
// CHECK2:       cond.true10:
 | 
						|
// CHECK2-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    br label [[COND_END12:%.*]]
 | 
						|
// CHECK2:       cond.false11:
 | 
						|
// CHECK2-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    br label [[COND_END12]]
 | 
						|
// CHECK2:       cond.end12:
 | 
						|
// CHECK2-NEXT:    [[COND13:%.*]] = phi i32 [ [[TMP31]], [[COND_TRUE10]] ], [ [[TMP32]], [[COND_FALSE11]] ]
 | 
						|
// CHECK2-NEXT:    store i32 [[COND13]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP33]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP26:![0-9]+]]
 | 
						|
// CHECK2:       omp.inner.for.end:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK2:       omp.loop.exit:
 | 
						|
// CHECK2-NEXT:    [[TMP34:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP35:%.*]] = load i32, i32* [[TMP34]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP35]])
 | 
						|
// CHECK2-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP37:%.*]] = icmp ne i32 [[TMP36]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TMP37]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK2:       .omp.final.then:
 | 
						|
// CHECK2-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP38]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK2-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD16]], i32* [[I3]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK2:       .omp.final.done:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK2:       omp.precond.end:
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..7
 | 
						|
// CHECK2-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_2:%.*]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK2-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK2:       omp.precond.then:
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK2-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK2-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK2-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK2:       cond.true:
 | 
						|
// CHECK2-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK2:       cond.false:
 | 
						|
// CHECK2-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK2:       cond.end:
 | 
						|
// CHECK2-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK2-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.body:
 | 
						|
// CHECK2-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK2-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK2-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK2-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK2-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK2-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 8, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK2-NEXT:    store i32* [[I4]], i32** [[TMP29]], align 8, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK2-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 8, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK2-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 8, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE1_clEv"(%class.anon.2* noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK2:       omp.body.continue:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.inc:
 | 
						|
// CHECK2-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !28
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP29:![0-9]+]]
 | 
						|
// CHECK2:       omp.inner.for.end:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK2:       omp.loop.exit:
 | 
						|
// CHECK2-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK2-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK2:       .omp.final.then:
 | 
						|
// CHECK2-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK2-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK2:       .omp.final.done:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK2:       omp.precond.end:
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l234
 | 
						|
// CHECK2-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..10 to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..10
 | 
						|
// CHECK2-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK2-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK2:       omp.precond.then:
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK2-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK2:       cond.true:
 | 
						|
// CHECK2-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK2:       cond.false:
 | 
						|
// CHECK2-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK2:       cond.end:
 | 
						|
// CHECK2-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK2-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !31
 | 
						|
// CHECK2-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !31
 | 
						|
// CHECK2-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.body:
 | 
						|
// CHECK2-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !31
 | 
						|
// CHECK2-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK2-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !31
 | 
						|
// CHECK2-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..11 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !31
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.inc:
 | 
						|
// CHECK2-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !31
 | 
						|
// CHECK2-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !31
 | 
						|
// CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !31
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP32:![0-9]+]]
 | 
						|
// CHECK2:       omp.inner.for.end:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK2:       omp.loop.exit:
 | 
						|
// CHECK2-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK2-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK2:       .omp.final.then:
 | 
						|
// CHECK2-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK2-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK2:       .omp.final.done:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK2:       omp.precond.end:
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..11
 | 
						|
// CHECK2-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_3:%.*]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK2-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK2:       omp.precond.then:
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK2-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK2-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK2-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK2:       cond.true:
 | 
						|
// CHECK2-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK2:       cond.false:
 | 
						|
// CHECK2-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK2:       cond.end:
 | 
						|
// CHECK2-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK2-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.body:
 | 
						|
// CHECK2-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK2-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK2-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK2-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK2-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK2-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 8, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK2-NEXT:    store i32* [[I4]], i32** [[TMP29]], align 8, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK2-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 8, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK2-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 8, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE2_clEv"(%class.anon.3* noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK2:       omp.body.continue:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.inc:
 | 
						|
// CHECK2-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !34
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP35:![0-9]+]]
 | 
						|
// CHECK2:       omp.inner.for.end:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK2:       omp.loop.exit:
 | 
						|
// CHECK2-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK2-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK2:       .omp.final.then:
 | 
						|
// CHECK2-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK2-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK2:       .omp.final.done:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK2:       omp.precond.end:
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l266
 | 
						|
// CHECK2-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK2-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..14 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..14
 | 
						|
// CHECK2-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK2-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK2:       omp.precond.then:
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK2-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK2:       cond.true:
 | 
						|
// CHECK2-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK2:       cond.false:
 | 
						|
// CHECK2-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK2:       cond.end:
 | 
						|
// CHECK2-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK2-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !37
 | 
						|
// CHECK2-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !37
 | 
						|
// CHECK2-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.body:
 | 
						|
// CHECK2-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !37
 | 
						|
// CHECK2-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK2-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !37
 | 
						|
// CHECK2-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK2-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !37
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED]] to i32*
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP23]], i32* [[CONV]], align 4, !llvm.access.group !37
 | 
						|
// CHECK2-NEXT:    [[TMP24:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED]], align 8, !llvm.access.group !37
 | 
						|
// CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**, i64)* @.omp_outlined..15 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i64 [[TMP24]]), !llvm.access.group !37
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.inc:
 | 
						|
// CHECK2-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !37
 | 
						|
// CHECK2-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !37
 | 
						|
// CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !37
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP38:![0-9]+]]
 | 
						|
// CHECK2:       omp.inner.for.end:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK2:       omp.loop.exit:
 | 
						|
// CHECK2-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP28:%.*]] = load i32, i32* [[TMP27]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP28]])
 | 
						|
// CHECK2-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP30:%.*]] = icmp ne i32 [[TMP29]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TMP30]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK2:       .omp.final.then:
 | 
						|
// CHECK2-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP31]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK2-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK2:       .omp.final.done:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK2:       omp.precond.end:
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..15
 | 
						|
// CHECK2-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I6:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_4:%.*]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
 | 
						|
// CHECK2-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK2-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK2:       omp.precond.then:
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV4:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK2-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV5:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK2-NEXT:    store i32 [[CONV4]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[CONV5]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP10:%.*]] = load i32, i32* [[CONV]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP12:%.*]] = load i32, i32* [[TMP11]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP12]], i32 33, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK2-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK2:       omp.dispatch.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP14:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV7:%.*]] = trunc i64 [[TMP14]] to i32
 | 
						|
// CHECK2-NEXT:    [[CMP8:%.*]] = icmp sgt i32 [[TMP13]], [[CONV7]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP8]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK2:       cond.true:
 | 
						|
// CHECK2-NEXT:    [[TMP15:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV9:%.*]] = trunc i64 [[TMP15]] to i32
 | 
						|
// CHECK2-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK2:       cond.false:
 | 
						|
// CHECK2-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK2:       cond.end:
 | 
						|
// CHECK2-NEXT:    [[COND:%.*]] = phi i32 [ [[CONV9]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
 | 
						|
// CHECK2-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP10:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP10]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK2:       omp.dispatch.body:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[CMP11:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP11]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.body:
 | 
						|
// CHECK2-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD]], i32* [[I6]], align 4, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM]]
 | 
						|
// CHECK2-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[IDXPROM12:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX13:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM12]]
 | 
						|
// CHECK2-NEXT:    [[TMP28:%.*]] = load double, double* [[ARRAYIDX13]], align 8, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[ADD14:%.*]] = fadd double [[TMP25]], [[TMP28]]
 | 
						|
// CHECK2-NEXT:    [[TMP29:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[IDXPROM15:%.*]] = sext i32 [[TMP30]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX16:%.*]] = getelementptr inbounds double, double* [[TMP29]], i64 [[IDXPROM15]]
 | 
						|
// CHECK2-NEXT:    store double [[ADD14]], double* [[ARRAYIDX16]], align 8, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK2-NEXT:    store double** [[TMP1]], double*** [[TMP31]], align 8, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK2-NEXT:    store i32* [[I6]], i32** [[TMP32]], align 8, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[TMP33:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK2-NEXT:    store double** [[TMP2]], double*** [[TMP33]], align 8, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[TMP34:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK2-NEXT:    store double** [[TMP3]], double*** [[TMP34]], align 8, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE3_clEv"(%class.anon.4* noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK2:       omp.body.continue:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.inc:
 | 
						|
// CHECK2-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    [[ADD17:%.*]] = add nsw i32 [[TMP35]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD17]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !40
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP41:![0-9]+]]
 | 
						|
// CHECK2:       omp.inner.for.end:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK2:       omp.dispatch.inc:
 | 
						|
// CHECK2-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    [[ADD18:%.*]] = add nsw i32 [[TMP36]], [[TMP37]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD18]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP39:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    [[ADD19:%.*]] = add nsw i32 [[TMP38]], [[TMP39]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD19]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK2:       omp.dispatch.end:
 | 
						|
// CHECK2-NEXT:    [[TMP40:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP41:%.*]] = load i32, i32* [[TMP40]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP41]])
 | 
						|
// CHECK2-NEXT:    [[TMP42:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP43:%.*]] = icmp ne i32 [[TMP42]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TMP43]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK2:       .omp.final.then:
 | 
						|
// CHECK2-NEXT:    [[TMP44:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB20:%.*]] = sub nsw i32 [[TMP44]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV21:%.*]] = sdiv i32 [[SUB20]], 1
 | 
						|
// CHECK2-NEXT:    [[MUL22:%.*]] = mul nsw i32 [[DIV21]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD23:%.*]] = add nsw i32 0, [[MUL22]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD23]], i32* [[I6]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK2:       .omp.final.done:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK2:       omp.precond.end:
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l299
 | 
						|
// CHECK2-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..18 to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..18
 | 
						|
// CHECK2-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK2-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK2:       omp.precond.then:
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK2-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK2:       cond.true:
 | 
						|
// CHECK2-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK2:       cond.false:
 | 
						|
// CHECK2-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK2:       cond.end:
 | 
						|
// CHECK2-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK2-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !43
 | 
						|
// CHECK2-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !43
 | 
						|
// CHECK2-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.body:
 | 
						|
// CHECK2-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !43
 | 
						|
// CHECK2-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK2-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !43
 | 
						|
// CHECK2-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..19 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !43
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.inc:
 | 
						|
// CHECK2-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !43
 | 
						|
// CHECK2-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !43
 | 
						|
// CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !43
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP44:![0-9]+]]
 | 
						|
// CHECK2:       omp.inner.for.end:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK2:       omp.loop.exit:
 | 
						|
// CHECK2-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK2-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK2:       .omp.final.then:
 | 
						|
// CHECK2-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK2-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK2:       .omp.final.done:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK2:       omp.precond.end:
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..19
 | 
						|
// CHECK2-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_5:%.*]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK2-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK2:       omp.precond.then:
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK2-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK2-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP13:%.*]] = load i32, i32* [[TMP12]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
 | 
						|
// CHECK2-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK2:       omp.dispatch.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP15:%.*]] = load i32, i32* [[TMP14]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP15]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK2-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK2:       omp.dispatch.body:
 | 
						|
// CHECK2-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.body:
 | 
						|
// CHECK2-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[TMP21:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[TMP22:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP22]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP21]], i64 [[IDXPROM]]
 | 
						|
// CHECK2-NEXT:    [[TMP23:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[TMP24:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[TMP25:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[IDXPROM6:%.*]] = sext i32 [[TMP25]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds double, double* [[TMP24]], i64 [[IDXPROM6]]
 | 
						|
// CHECK2-NEXT:    [[TMP26:%.*]] = load double, double* [[ARRAYIDX7]], align 8, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[ADD8:%.*]] = fadd double [[TMP23]], [[TMP26]]
 | 
						|
// CHECK2-NEXT:    [[TMP27:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[TMP28:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[IDXPROM9:%.*]] = sext i32 [[TMP28]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX10:%.*]] = getelementptr inbounds double, double* [[TMP27]], i64 [[IDXPROM9]]
 | 
						|
// CHECK2-NEXT:    store double [[ADD8]], double* [[ARRAYIDX10]], align 8, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK2-NEXT:    store double** [[TMP1]], double*** [[TMP29]], align 8, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK2-NEXT:    store i32* [[I4]], i32** [[TMP30]], align 8, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK2-NEXT:    store double** [[TMP2]], double*** [[TMP31]], align 8, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK2-NEXT:    store double** [[TMP3]], double*** [[TMP32]], align 8, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE4_clEv"(%class.anon.5* noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK2:       omp.body.continue:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.inc:
 | 
						|
// CHECK2-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    [[ADD11:%.*]] = add nsw i32 [[TMP33]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD11]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !46
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP47:![0-9]+]]
 | 
						|
// CHECK2:       omp.inner.for.end:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK2:       omp.dispatch.inc:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK2:       omp.dispatch.end:
 | 
						|
// CHECK2-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP35:%.*]] = icmp ne i32 [[TMP34]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TMP35]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK2:       .omp.final.then:
 | 
						|
// CHECK2-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB12:%.*]] = sub nsw i32 [[TMP36]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV13:%.*]] = sdiv i32 [[SUB12]], 1
 | 
						|
// CHECK2-NEXT:    [[MUL14:%.*]] = mul nsw i32 [[DIV13]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD15:%.*]] = add nsw i32 0, [[MUL14]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD15]], i32* [[I4]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK2:       .omp.final.done:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK2:       omp.precond.end:
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l328
 | 
						|
// CHECK2-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK2-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..22 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..22
 | 
						|
// CHECK2-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK2-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK2:       omp.precond.then:
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK2-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK2:       cond.true:
 | 
						|
// CHECK2-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK2:       cond.false:
 | 
						|
// CHECK2-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK2:       cond.end:
 | 
						|
// CHECK2-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK2-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !49
 | 
						|
// CHECK2-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !49
 | 
						|
// CHECK2-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.body:
 | 
						|
// CHECK2-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !49
 | 
						|
// CHECK2-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK2-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !49
 | 
						|
// CHECK2-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK2-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !49
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED]] to i32*
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP23]], i32* [[CONV]], align 4, !llvm.access.group !49
 | 
						|
// CHECK2-NEXT:    [[TMP24:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED]], align 8, !llvm.access.group !49
 | 
						|
// CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**, i64)* @.omp_outlined..23 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i64 [[TMP24]]), !llvm.access.group !49
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.inc:
 | 
						|
// CHECK2-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !49
 | 
						|
// CHECK2-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !49
 | 
						|
// CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !49
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP50:![0-9]+]]
 | 
						|
// CHECK2:       omp.inner.for.end:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK2:       omp.loop.exit:
 | 
						|
// CHECK2-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP28:%.*]] = load i32, i32* [[TMP27]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP28]])
 | 
						|
// CHECK2-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP30:%.*]] = icmp ne i32 [[TMP29]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TMP30]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK2:       .omp.final.then:
 | 
						|
// CHECK2-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP31]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK2-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK2:       .omp.final.done:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK2:       omp.precond.end:
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..23
 | 
						|
// CHECK2-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[I6:%.*]] = alloca i32, align 4
 | 
						|
// CHECK2-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_6:%.*]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
 | 
						|
// CHECK2-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK2-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK2:       omp.precond.then:
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV4:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK2-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[CONV5:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK2-NEXT:    store i32 [[CONV4]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[CONV5]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP10:%.*]] = load i32, i32* [[CONV]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP13:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP14:%.*]] = load i32, i32* [[TMP13]], align 4
 | 
						|
// CHECK2-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK2-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK2:       omp.dispatch.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP15:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK2-NEXT:    [[TMP16:%.*]] = load i32, i32* [[TMP15]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP16]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK2-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK2:       omp.dispatch.body:
 | 
						|
// CHECK2-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK2-NEXT:    store i32 [[TMP18]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.cond:
 | 
						|
// CHECK2-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[CMP7:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK2-NEXT:    br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.body:
 | 
						|
// CHECK2-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD]], i32* [[I6]], align 4, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[TMP22:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[TMP23:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP23]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP22]], i64 [[IDXPROM]]
 | 
						|
// CHECK2-NEXT:    [[TMP24:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[TMP25:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[TMP26:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[IDXPROM8:%.*]] = sext i32 [[TMP26]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX9:%.*]] = getelementptr inbounds double, double* [[TMP25]], i64 [[IDXPROM8]]
 | 
						|
// CHECK2-NEXT:    [[TMP27:%.*]] = load double, double* [[ARRAYIDX9]], align 8, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[ADD10:%.*]] = fadd double [[TMP24]], [[TMP27]]
 | 
						|
// CHECK2-NEXT:    [[TMP28:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[TMP29:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[IDXPROM11:%.*]] = sext i32 [[TMP29]] to i64
 | 
						|
// CHECK2-NEXT:    [[ARRAYIDX12:%.*]] = getelementptr inbounds double, double* [[TMP28]], i64 [[IDXPROM11]]
 | 
						|
// CHECK2-NEXT:    store double [[ADD10]], double* [[ARRAYIDX12]], align 8, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK2-NEXT:    store double** [[TMP1]], double*** [[TMP30]], align 8, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK2-NEXT:    store i32* [[I6]], i32** [[TMP31]], align 8, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK2-NEXT:    store double** [[TMP2]], double*** [[TMP32]], align 8, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[TMP33:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK2-NEXT:    store double** [[TMP3]], double*** [[TMP33]], align 8, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE5_clEv"(%class.anon.6* noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK2:       omp.body.continue:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK2:       omp.inner.for.inc:
 | 
						|
// CHECK2-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP34]], 1
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD13]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !52
 | 
						|
// CHECK2-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP53:![0-9]+]]
 | 
						|
// CHECK2:       omp.inner.for.end:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK2:       omp.dispatch.inc:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK2:       omp.dispatch.end:
 | 
						|
// CHECK2-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK2-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK2-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK2:       .omp.final.then:
 | 
						|
// CHECK2-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK2-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK2-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK2-NEXT:    [[MUL16:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK2-NEXT:    [[ADD17:%.*]] = add nsw i32 0, [[MUL16]]
 | 
						|
// CHECK2-NEXT:    store i32 [[ADD17]], i32* [[I6]], align 4
 | 
						|
// CHECK2-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK2:       .omp.final.done:
 | 
						|
// CHECK2-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK2:       omp.precond.end:
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK2-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
 | 
						|
// CHECK2-SAME: () #[[ATTR4:[0-9]+]] {
 | 
						|
// CHECK2-NEXT:  entry:
 | 
						|
// CHECK2-NEXT:    call void @__tgt_register_requires(i64 1)
 | 
						|
// CHECK2-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK3-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[A:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[B:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[C:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK3-NEXT:    store i32* [[N]], i32** [[TMP0]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK3-NEXT:    store double** [[A]], double*** [[TMP1]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK3-NEXT:    store double** [[B]], double*** [[TMP2]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK3-NEXT:    store double** [[C]], double*** [[TMP3]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 4
 | 
						|
// CHECK3-NEXT:    store i32* [[CH]], i32** [[TMP4]], align 4
 | 
						|
// CHECK3-NEXT:    call void @"_ZZ4mainENK3$_0clEv"(%class.anon* noundef nonnull align 4 dereferenceable(20) [[REF_TMP]])
 | 
						|
// CHECK3-NEXT:    ret i32 0
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l116
 | 
						|
// CHECK3-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2:[0-9]+]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3:[0-9]+]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined. to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@.omp_outlined.
 | 
						|
// CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK3-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK3:       omp.precond.then:
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK3-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK3:       cond.true:
 | 
						|
// CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK3:       cond.false:
 | 
						|
// CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK3:       cond.end:
 | 
						|
// CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !11
 | 
						|
// CHECK3-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !11
 | 
						|
// CHECK3-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.body:
 | 
						|
// CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !11
 | 
						|
// CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !11
 | 
						|
// CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..1 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !11
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.inc:
 | 
						|
// CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !11
 | 
						|
// CHECK3-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !11
 | 
						|
// CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !11
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP12:![0-9]+]]
 | 
						|
// CHECK3:       omp.inner.for.end:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK3:       omp.loop.exit:
 | 
						|
// CHECK3-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK3-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK3:       .omp.final.then:
 | 
						|
// CHECK3-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK3:       .omp.final.done:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK3:       omp.precond.end:
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..1
 | 
						|
// CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK3-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK3:       omp.precond.then:
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2:[0-9]+]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK3:       cond.true:
 | 
						|
// CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK3:       cond.false:
 | 
						|
// CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK3:       cond.end:
 | 
						|
// CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.body:
 | 
						|
// CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK3-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK3-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK3-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK3-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK3-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK3-NEXT:    store i32* [[I3]], i32** [[TMP29]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK3-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK3-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE_clEv"(%class.anon.0* noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK3:       omp.body.continue:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.inc:
 | 
						|
// CHECK3-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !15
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP16:![0-9]+]]
 | 
						|
// CHECK3:       omp.inner.for.end:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK3:       omp.loop.exit:
 | 
						|
// CHECK3-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK3-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK3:       .omp.final.then:
 | 
						|
// CHECK3-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK3-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK3:       .omp.final.done:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK3:       omp.precond.end:
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l159
 | 
						|
// CHECK3-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..2 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..2
 | 
						|
// CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK3-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK3:       omp.precond.then:
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK3-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK3:       cond.true:
 | 
						|
// CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK3:       cond.false:
 | 
						|
// CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK3:       cond.end:
 | 
						|
// CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !20
 | 
						|
// CHECK3-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !20
 | 
						|
// CHECK3-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.body:
 | 
						|
// CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !20
 | 
						|
// CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !20
 | 
						|
// CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..3 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !20
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.inc:
 | 
						|
// CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !20
 | 
						|
// CHECK3-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !20
 | 
						|
// CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !20
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP21:![0-9]+]]
 | 
						|
// CHECK3:       omp.inner.for.end:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK3:       omp.loop.exit:
 | 
						|
// CHECK3-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK3-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK3:       .omp.final.then:
 | 
						|
// CHECK3-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK3:       .omp.final.done:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK3:       omp.precond.end:
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..3
 | 
						|
// CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_1:%.*]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK3-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK3:       omp.precond.then:
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK3:       cond.true:
 | 
						|
// CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK3:       cond.false:
 | 
						|
// CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK3:       cond.end:
 | 
						|
// CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.body:
 | 
						|
// CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK3-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK3-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK3-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK3-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK3-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK3-NEXT:    store i32* [[I3]], i32** [[TMP29]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK3-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK3-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE0_clEv"(%class.anon.1* noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK3:       omp.body.continue:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.inc:
 | 
						|
// CHECK3-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !23
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP24:![0-9]+]]
 | 
						|
// CHECK3:       omp.inner.for.end:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK3:       omp.loop.exit:
 | 
						|
// CHECK3-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK3-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK3:       .omp.final.then:
 | 
						|
// CHECK3-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK3-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK3:       .omp.final.done:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK3:       omp.precond.end:
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l201
 | 
						|
// CHECK3-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..6 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..6
 | 
						|
// CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK3-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK3:       omp.precond.then:
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
 | 
						|
// CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK3:       cond.true:
 | 
						|
// CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK3:       cond.false:
 | 
						|
// CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK3:       cond.end:
 | 
						|
// CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
 | 
						|
// CHECK3-NEXT:    [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.body:
 | 
						|
// CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..7 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]]), !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.inc:
 | 
						|
// CHECK3-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD6]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    [[CMP9:%.*]] = icmp sgt i32 [[TMP27]], [[TMP28]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
 | 
						|
// CHECK3:       cond.true10:
 | 
						|
// CHECK3-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    br label [[COND_END12:%.*]]
 | 
						|
// CHECK3:       cond.false11:
 | 
						|
// CHECK3-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    br label [[COND_END12]]
 | 
						|
// CHECK3:       cond.end12:
 | 
						|
// CHECK3-NEXT:    [[COND13:%.*]] = phi i32 [ [[TMP29]], [[COND_TRUE10]] ], [ [[TMP30]], [[COND_FALSE11]] ]
 | 
						|
// CHECK3-NEXT:    store i32 [[COND13]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP31]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !26
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP27:![0-9]+]]
 | 
						|
// CHECK3:       omp.inner.for.end:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK3:       omp.loop.exit:
 | 
						|
// CHECK3-NEXT:    [[TMP32:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP33:%.*]] = load i32, i32* [[TMP32]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP33]])
 | 
						|
// CHECK3-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP35:%.*]] = icmp ne i32 [[TMP34]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TMP35]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK3:       .omp.final.then:
 | 
						|
// CHECK3-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP36]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD16]], i32* [[I3]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK3:       .omp.final.done:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK3:       omp.precond.end:
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..7
 | 
						|
// CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_2:%.*]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK3-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK3:       omp.precond.then:
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK3:       cond.true:
 | 
						|
// CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK3:       cond.false:
 | 
						|
// CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK3:       cond.end:
 | 
						|
// CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.body:
 | 
						|
// CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK3-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK3-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK3-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK3-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK3-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK3-NEXT:    store i32* [[I3]], i32** [[TMP29]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK3-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK3-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE1_clEv"(%class.anon.2* noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK3:       omp.body.continue:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.inc:
 | 
						|
// CHECK3-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP30:![0-9]+]]
 | 
						|
// CHECK3:       omp.inner.for.end:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK3:       omp.loop.exit:
 | 
						|
// CHECK3-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK3-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK3:       .omp.final.then:
 | 
						|
// CHECK3-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK3-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK3:       .omp.final.done:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK3:       omp.precond.end:
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l234
 | 
						|
// CHECK3-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..10 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..10
 | 
						|
// CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK3-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK3:       omp.precond.then:
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK3-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK3:       cond.true:
 | 
						|
// CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK3:       cond.false:
 | 
						|
// CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK3:       cond.end:
 | 
						|
// CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !32
 | 
						|
// CHECK3-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK3-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.body:
 | 
						|
// CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..11 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !32
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.inc:
 | 
						|
// CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !32
 | 
						|
// CHECK3-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !32
 | 
						|
// CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !32
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP33:![0-9]+]]
 | 
						|
// CHECK3:       omp.inner.for.end:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK3:       omp.loop.exit:
 | 
						|
// CHECK3-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK3-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK3:       .omp.final.then:
 | 
						|
// CHECK3-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK3:       .omp.final.done:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK3:       omp.precond.end:
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..11
 | 
						|
// CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_3:%.*]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK3-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK3:       omp.precond.then:
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK3:       cond.true:
 | 
						|
// CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK3:       cond.false:
 | 
						|
// CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK3:       cond.end:
 | 
						|
// CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.body:
 | 
						|
// CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK3-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK3-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK3-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK3-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK3-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK3-NEXT:    store i32* [[I3]], i32** [[TMP29]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK3-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK3-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE2_clEv"(%class.anon.3* noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK3:       omp.body.continue:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.inc:
 | 
						|
// CHECK3-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP36:![0-9]+]]
 | 
						|
// CHECK3:       omp.inner.for.end:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK3:       omp.loop.exit:
 | 
						|
// CHECK3-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK3-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK3:       .omp.final.then:
 | 
						|
// CHECK3-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK3-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK3:       .omp.final.done:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK3:       omp.precond.end:
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l266
 | 
						|
// CHECK3-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..14 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..14
 | 
						|
// CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK3-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK3:       omp.precond.then:
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK3:       cond.true:
 | 
						|
// CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK3:       cond.false:
 | 
						|
// CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK3:       cond.end:
 | 
						|
// CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !38
 | 
						|
// CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !38
 | 
						|
// CHECK3-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.body:
 | 
						|
// CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !38
 | 
						|
// CHECK3-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !38
 | 
						|
// CHECK3-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !38
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP21]], i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !38
 | 
						|
// CHECK3-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !38
 | 
						|
// CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**, i32)* @.omp_outlined..15 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i32 [[TMP22]]), !llvm.access.group !38
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.inc:
 | 
						|
// CHECK3-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !38
 | 
						|
// CHECK3-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !38
 | 
						|
// CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !38
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP39:![0-9]+]]
 | 
						|
// CHECK3:       omp.inner.for.end:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK3:       omp.loop.exit:
 | 
						|
// CHECK3-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
 | 
						|
// CHECK3-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP28:%.*]] = icmp ne i32 [[TMP27]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TMP28]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK3:       .omp.final.then:
 | 
						|
// CHECK3-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP29]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK3:       .omp.final.done:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK3:       omp.precond.end:
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..15
 | 
						|
// CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_4:%.*]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK3-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK3:       omp.precond.then:
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[TMP11]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP12]], i32 33, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK3-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK3:       omp.dispatch.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP13]], [[TMP14]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK3:       cond.true:
 | 
						|
// CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK3:       cond.false:
 | 
						|
// CHECK3-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK3:       cond.end:
 | 
						|
// CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP15]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
 | 
						|
// CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP6]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK3:       omp.dispatch.body:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[CMP7:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.body:
 | 
						|
// CHECK3-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK3-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK3-NEXT:    [[TMP28:%.*]] = load double, double* [[ARRAYIDX8]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[ADD9:%.*]] = fadd double [[TMP25]], [[TMP28]]
 | 
						|
// CHECK3-NEXT:    [[TMP29:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX10:%.*]] = getelementptr inbounds double, double* [[TMP29]], i32 [[TMP30]]
 | 
						|
// CHECK3-NEXT:    store double [[ADD9]], double* [[ARRAYIDX10]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK3-NEXT:    store double** [[TMP1]], double*** [[TMP31]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK3-NEXT:    store i32* [[I4]], i32** [[TMP32]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[TMP33:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK3-NEXT:    store double** [[TMP2]], double*** [[TMP33]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[TMP34:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK3-NEXT:    store double** [[TMP3]], double*** [[TMP34]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE3_clEv"(%class.anon.4* noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK3:       omp.body.continue:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.inc:
 | 
						|
// CHECK3-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    [[ADD11:%.*]] = add nsw i32 [[TMP35]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD11]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP42:![0-9]+]]
 | 
						|
// CHECK3:       omp.inner.for.end:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK3:       omp.dispatch.inc:
 | 
						|
// CHECK3-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP36]], [[TMP37]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP39:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP38]], [[TMP39]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD13]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK3:       omp.dispatch.end:
 | 
						|
// CHECK3-NEXT:    [[TMP40:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP41:%.*]] = load i32, i32* [[TMP40]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP41]])
 | 
						|
// CHECK3-NEXT:    [[TMP42:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP43:%.*]] = icmp ne i32 [[TMP42]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TMP43]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK3:       .omp.final.then:
 | 
						|
// CHECK3-NEXT:    [[TMP44:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP44]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK3-NEXT:    [[MUL16:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD17:%.*]] = add nsw i32 0, [[MUL16]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD17]], i32* [[I4]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK3:       .omp.final.done:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK3:       omp.precond.end:
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l299
 | 
						|
// CHECK3-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..18 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..18
 | 
						|
// CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK3-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK3:       omp.precond.then:
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK3-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK3:       cond.true:
 | 
						|
// CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK3:       cond.false:
 | 
						|
// CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK3:       cond.end:
 | 
						|
// CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !44
 | 
						|
// CHECK3-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !44
 | 
						|
// CHECK3-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.body:
 | 
						|
// CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !44
 | 
						|
// CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !44
 | 
						|
// CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..19 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !44
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.inc:
 | 
						|
// CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !44
 | 
						|
// CHECK3-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !44
 | 
						|
// CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !44
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP45:![0-9]+]]
 | 
						|
// CHECK3:       omp.inner.for.end:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK3:       omp.loop.exit:
 | 
						|
// CHECK3-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK3-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK3:       .omp.final.then:
 | 
						|
// CHECK3-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK3:       .omp.final.done:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK3:       omp.precond.end:
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..19
 | 
						|
// CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_5:%.*]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK3-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK3:       omp.precond.then:
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[TMP12]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
 | 
						|
// CHECK3-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK3:       omp.dispatch.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[TMP14]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP15]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK3-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK3:       omp.dispatch.body:
 | 
						|
// CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[CMP4:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.body:
 | 
						|
// CHECK3-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[TMP21:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[TMP22:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP21]], i32 [[TMP22]]
 | 
						|
// CHECK3-NEXT:    [[TMP23:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[TMP24:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[TMP25:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX5:%.*]] = getelementptr inbounds double, double* [[TMP24]], i32 [[TMP25]]
 | 
						|
// CHECK3-NEXT:    [[TMP26:%.*]] = load double, double* [[ARRAYIDX5]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[ADD6:%.*]] = fadd double [[TMP23]], [[TMP26]]
 | 
						|
// CHECK3-NEXT:    [[TMP27:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[TMP28:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds double, double* [[TMP27]], i32 [[TMP28]]
 | 
						|
// CHECK3-NEXT:    store double [[ADD6]], double* [[ARRAYIDX7]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK3-NEXT:    store double** [[TMP1]], double*** [[TMP29]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK3-NEXT:    store i32* [[I3]], i32** [[TMP30]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK3-NEXT:    store double** [[TMP2]], double*** [[TMP31]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK3-NEXT:    store double** [[TMP3]], double*** [[TMP32]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE4_clEv"(%class.anon.5* noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK3:       omp.body.continue:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.inc:
 | 
						|
// CHECK3-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP33]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP48:![0-9]+]]
 | 
						|
// CHECK3:       omp.inner.for.end:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK3:       omp.dispatch.inc:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK3:       omp.dispatch.end:
 | 
						|
// CHECK3-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP35:%.*]] = icmp ne i32 [[TMP34]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TMP35]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK3:       .omp.final.then:
 | 
						|
// CHECK3-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB9:%.*]] = sub nsw i32 [[TMP36]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV10:%.*]] = sdiv i32 [[SUB9]], 1
 | 
						|
// CHECK3-NEXT:    [[MUL11:%.*]] = mul nsw i32 [[DIV10]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD12:%.*]] = add nsw i32 0, [[MUL11]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD12]], i32* [[I3]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK3:       .omp.final.done:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK3:       omp.precond.end:
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l328
 | 
						|
// CHECK3-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..22 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..22
 | 
						|
// CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK3-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK3:       omp.precond.then:
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK3:       cond.true:
 | 
						|
// CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK3:       cond.false:
 | 
						|
// CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK3:       cond.end:
 | 
						|
// CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !50
 | 
						|
// CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !50
 | 
						|
// CHECK3-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.body:
 | 
						|
// CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !50
 | 
						|
// CHECK3-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !50
 | 
						|
// CHECK3-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !50
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP21]], i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !50
 | 
						|
// CHECK3-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !50
 | 
						|
// CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**, i32)* @.omp_outlined..23 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i32 [[TMP22]]), !llvm.access.group !50
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.inc:
 | 
						|
// CHECK3-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !50
 | 
						|
// CHECK3-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !50
 | 
						|
// CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !50
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP51:![0-9]+]]
 | 
						|
// CHECK3:       omp.inner.for.end:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK3:       omp.loop.exit:
 | 
						|
// CHECK3-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
 | 
						|
// CHECK3-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP28:%.*]] = icmp ne i32 [[TMP27]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TMP28]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK3:       .omp.final.then:
 | 
						|
// CHECK3-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP29]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK3:       .omp.final.done:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK3:       omp.precond.end:
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..23
 | 
						|
// CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_6:%.*]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK3-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK3:       omp.precond.then:
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP13:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[TMP13]], align 4
 | 
						|
// CHECK3-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK3-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK3:       omp.dispatch.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP15:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP16:%.*]] = load i32, i32* [[TMP15]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP16]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK3-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK3:       omp.dispatch.body:
 | 
						|
// CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK3-NEXT:    store i32 [[TMP18]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.cond:
 | 
						|
// CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK3-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.body:
 | 
						|
// CHECK3-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[TMP22:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[TMP23:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP22]], i32 [[TMP23]]
 | 
						|
// CHECK3-NEXT:    [[TMP24:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[TMP25:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[TMP26:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP25]], i32 [[TMP26]]
 | 
						|
// CHECK3-NEXT:    [[TMP27:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[ADD7:%.*]] = fadd double [[TMP24]], [[TMP27]]
 | 
						|
// CHECK3-NEXT:    [[TMP28:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[TMP29:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP28]], i32 [[TMP29]]
 | 
						|
// CHECK3-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK3-NEXT:    store double** [[TMP1]], double*** [[TMP30]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK3-NEXT:    store i32* [[I4]], i32** [[TMP31]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK3-NEXT:    store double** [[TMP2]], double*** [[TMP32]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[TMP33:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK3-NEXT:    store double** [[TMP3]], double*** [[TMP33]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE5_clEv"(%class.anon.6* noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK3:       omp.body.continue:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK3:       omp.inner.for.inc:
 | 
						|
// CHECK3-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP34]], 1
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP54:![0-9]+]]
 | 
						|
// CHECK3:       omp.inner.for.end:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK3:       omp.dispatch.inc:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK3:       omp.dispatch.end:
 | 
						|
// CHECK3-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK3-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK3-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK3:       .omp.final.then:
 | 
						|
// CHECK3-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK3-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK3-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK3-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK3-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK3-NEXT:    store i32 [[ADD13]], i32* [[I4]], align 4
 | 
						|
// CHECK3-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK3:       .omp.final.done:
 | 
						|
// CHECK3-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK3:       omp.precond.end:
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK3-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
 | 
						|
// CHECK3-SAME: () #[[ATTR4:[0-9]+]] {
 | 
						|
// CHECK3-NEXT:  entry:
 | 
						|
// CHECK3-NEXT:    call void @__tgt_register_requires(i64 1)
 | 
						|
// CHECK3-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK4-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[A:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[B:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[C:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK4-NEXT:    store i32* [[N]], i32** [[TMP0]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK4-NEXT:    store double** [[A]], double*** [[TMP1]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK4-NEXT:    store double** [[B]], double*** [[TMP2]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK4-NEXT:    store double** [[C]], double*** [[TMP3]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 4
 | 
						|
// CHECK4-NEXT:    store i32* [[CH]], i32** [[TMP4]], align 4
 | 
						|
// CHECK4-NEXT:    call void @"_ZZ4mainENK3$_0clEv"(%class.anon* noundef nonnull align 4 dereferenceable(20) [[REF_TMP]])
 | 
						|
// CHECK4-NEXT:    ret i32 0
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l116
 | 
						|
// CHECK4-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2:[0-9]+]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3:[0-9]+]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined. to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@.omp_outlined.
 | 
						|
// CHECK4-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK4-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK4:       omp.precond.then:
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK4-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK4:       cond.true:
 | 
						|
// CHECK4-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK4:       cond.false:
 | 
						|
// CHECK4-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK4:       cond.end:
 | 
						|
// CHECK4-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK4-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !11
 | 
						|
// CHECK4-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !11
 | 
						|
// CHECK4-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.body:
 | 
						|
// CHECK4-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !11
 | 
						|
// CHECK4-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !11
 | 
						|
// CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..1 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !11
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.inc:
 | 
						|
// CHECK4-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !11
 | 
						|
// CHECK4-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !11
 | 
						|
// CHECK4-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !11
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP12:![0-9]+]]
 | 
						|
// CHECK4:       omp.inner.for.end:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK4:       omp.loop.exit:
 | 
						|
// CHECK4-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK4-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK4:       .omp.final.then:
 | 
						|
// CHECK4-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK4-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK4:       .omp.final.done:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK4:       omp.precond.end:
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@.omp_outlined..1
 | 
						|
// CHECK4-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK4-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK4:       omp.precond.then:
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2:[0-9]+]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK4-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK4:       cond.true:
 | 
						|
// CHECK4-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK4:       cond.false:
 | 
						|
// CHECK4-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK4:       cond.end:
 | 
						|
// CHECK4-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK4-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.body:
 | 
						|
// CHECK4-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK4-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK4-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK4-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK4-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK4-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK4-NEXT:    store i32* [[I3]], i32** [[TMP29]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK4-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK4-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE_clEv"(%class.anon.0* noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK4:       omp.body.continue:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.inc:
 | 
						|
// CHECK4-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !15
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP16:![0-9]+]]
 | 
						|
// CHECK4:       omp.inner.for.end:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK4:       omp.loop.exit:
 | 
						|
// CHECK4-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK4-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK4:       .omp.final.then:
 | 
						|
// CHECK4-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK4-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK4:       .omp.final.done:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK4:       omp.precond.end:
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l159
 | 
						|
// CHECK4-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..2 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@.omp_outlined..2
 | 
						|
// CHECK4-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK4-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK4:       omp.precond.then:
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK4-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK4:       cond.true:
 | 
						|
// CHECK4-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK4:       cond.false:
 | 
						|
// CHECK4-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK4:       cond.end:
 | 
						|
// CHECK4-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK4-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !20
 | 
						|
// CHECK4-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !20
 | 
						|
// CHECK4-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.body:
 | 
						|
// CHECK4-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !20
 | 
						|
// CHECK4-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !20
 | 
						|
// CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..3 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !20
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.inc:
 | 
						|
// CHECK4-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !20
 | 
						|
// CHECK4-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !20
 | 
						|
// CHECK4-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !20
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP21:![0-9]+]]
 | 
						|
// CHECK4:       omp.inner.for.end:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK4:       omp.loop.exit:
 | 
						|
// CHECK4-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK4-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK4:       .omp.final.then:
 | 
						|
// CHECK4-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK4-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK4:       .omp.final.done:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK4:       omp.precond.end:
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@.omp_outlined..3
 | 
						|
// CHECK4-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_1:%.*]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK4-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK4:       omp.precond.then:
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK4-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK4:       cond.true:
 | 
						|
// CHECK4-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK4:       cond.false:
 | 
						|
// CHECK4-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK4:       cond.end:
 | 
						|
// CHECK4-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK4-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.body:
 | 
						|
// CHECK4-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK4-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK4-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK4-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK4-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK4-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK4-NEXT:    store i32* [[I3]], i32** [[TMP29]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK4-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK4-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE0_clEv"(%class.anon.1* noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK4:       omp.body.continue:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.inc:
 | 
						|
// CHECK4-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !23
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP24:![0-9]+]]
 | 
						|
// CHECK4:       omp.inner.for.end:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK4:       omp.loop.exit:
 | 
						|
// CHECK4-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK4-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK4:       .omp.final.then:
 | 
						|
// CHECK4-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK4-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK4:       .omp.final.done:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK4:       omp.precond.end:
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l201
 | 
						|
// CHECK4-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..6 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@.omp_outlined..6
 | 
						|
// CHECK4-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK4-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK4:       omp.precond.then:
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
 | 
						|
// CHECK4-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK4:       cond.true:
 | 
						|
// CHECK4-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK4:       cond.false:
 | 
						|
// CHECK4-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK4:       cond.end:
 | 
						|
// CHECK4-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK4-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
 | 
						|
// CHECK4-NEXT:    [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.body:
 | 
						|
// CHECK4-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..7 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]]), !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.inc:
 | 
						|
// CHECK4-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD6]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    [[CMP9:%.*]] = icmp sgt i32 [[TMP27]], [[TMP28]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
 | 
						|
// CHECK4:       cond.true10:
 | 
						|
// CHECK4-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    br label [[COND_END12:%.*]]
 | 
						|
// CHECK4:       cond.false11:
 | 
						|
// CHECK4-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    br label [[COND_END12]]
 | 
						|
// CHECK4:       cond.end12:
 | 
						|
// CHECK4-NEXT:    [[COND13:%.*]] = phi i32 [ [[TMP29]], [[COND_TRUE10]] ], [ [[TMP30]], [[COND_FALSE11]] ]
 | 
						|
// CHECK4-NEXT:    store i32 [[COND13]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP31]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !26
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP27:![0-9]+]]
 | 
						|
// CHECK4:       omp.inner.for.end:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK4:       omp.loop.exit:
 | 
						|
// CHECK4-NEXT:    [[TMP32:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP33:%.*]] = load i32, i32* [[TMP32]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP33]])
 | 
						|
// CHECK4-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP35:%.*]] = icmp ne i32 [[TMP34]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TMP35]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK4:       .omp.final.then:
 | 
						|
// CHECK4-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP36]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK4-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD16]], i32* [[I3]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK4:       .omp.final.done:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK4:       omp.precond.end:
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@.omp_outlined..7
 | 
						|
// CHECK4-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_2:%.*]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK4-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK4:       omp.precond.then:
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK4-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK4:       cond.true:
 | 
						|
// CHECK4-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK4:       cond.false:
 | 
						|
// CHECK4-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK4:       cond.end:
 | 
						|
// CHECK4-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK4-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.body:
 | 
						|
// CHECK4-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK4-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK4-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK4-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK4-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK4-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK4-NEXT:    store i32* [[I3]], i32** [[TMP29]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK4-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_2]], %class.anon.2* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK4-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE1_clEv"(%class.anon.2* noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK4:       omp.body.continue:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.inc:
 | 
						|
// CHECK4-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP30:![0-9]+]]
 | 
						|
// CHECK4:       omp.inner.for.end:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK4:       omp.loop.exit:
 | 
						|
// CHECK4-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK4-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK4:       .omp.final.then:
 | 
						|
// CHECK4-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK4-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK4:       .omp.final.done:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK4:       omp.precond.end:
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l234
 | 
						|
// CHECK4-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..10 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@.omp_outlined..10
 | 
						|
// CHECK4-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK4-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK4:       omp.precond.then:
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK4-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK4:       cond.true:
 | 
						|
// CHECK4-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK4:       cond.false:
 | 
						|
// CHECK4-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK4:       cond.end:
 | 
						|
// CHECK4-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK4-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !32
 | 
						|
// CHECK4-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK4-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.body:
 | 
						|
// CHECK4-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK4-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..11 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !32
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.inc:
 | 
						|
// CHECK4-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !32
 | 
						|
// CHECK4-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !32
 | 
						|
// CHECK4-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !32
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP33:![0-9]+]]
 | 
						|
// CHECK4:       omp.inner.for.end:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK4:       omp.loop.exit:
 | 
						|
// CHECK4-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK4-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK4:       .omp.final.then:
 | 
						|
// CHECK4-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK4-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK4:       .omp.final.done:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK4:       omp.precond.end:
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@.omp_outlined..11
 | 
						|
// CHECK4-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_3:%.*]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK4-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK4:       omp.precond.then:
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK4-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK4:       cond.true:
 | 
						|
// CHECK4-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK4:       cond.false:
 | 
						|
// CHECK4-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK4:       cond.end:
 | 
						|
// CHECK4-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK4-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.body:
 | 
						|
// CHECK4-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK4-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK4-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK4-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK4-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK4-NEXT:    store double** [[TMP1]], double*** [[TMP28]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK4-NEXT:    store i32* [[I3]], i32** [[TMP29]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK4-NEXT:    store double** [[TMP2]], double*** [[TMP30]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_3]], %class.anon.3* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK4-NEXT:    store double** [[TMP3]], double*** [[TMP31]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE2_clEv"(%class.anon.3* noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK4:       omp.body.continue:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.inc:
 | 
						|
// CHECK4-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP32]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP36:![0-9]+]]
 | 
						|
// CHECK4:       omp.inner.for.end:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK4:       omp.loop.exit:
 | 
						|
// CHECK4-NEXT:    [[TMP33:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP34:%.*]] = load i32, i32* [[TMP33]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP34]])
 | 
						|
// CHECK4-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK4:       .omp.final.then:
 | 
						|
// CHECK4-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK4-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK4:       .omp.final.done:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK4:       omp.precond.end:
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l266
 | 
						|
// CHECK4-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..14 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@.omp_outlined..14
 | 
						|
// CHECK4-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK4-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK4:       omp.precond.then:
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK4-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK4:       cond.true:
 | 
						|
// CHECK4-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK4:       cond.false:
 | 
						|
// CHECK4-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK4:       cond.end:
 | 
						|
// CHECK4-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK4-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !38
 | 
						|
// CHECK4-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !38
 | 
						|
// CHECK4-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.body:
 | 
						|
// CHECK4-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !38
 | 
						|
// CHECK4-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !38
 | 
						|
// CHECK4-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !38
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP21]], i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !38
 | 
						|
// CHECK4-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !38
 | 
						|
// CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**, i32)* @.omp_outlined..15 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i32 [[TMP22]]), !llvm.access.group !38
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.inc:
 | 
						|
// CHECK4-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !38
 | 
						|
// CHECK4-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !38
 | 
						|
// CHECK4-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !38
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP39:![0-9]+]]
 | 
						|
// CHECK4:       omp.inner.for.end:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK4:       omp.loop.exit:
 | 
						|
// CHECK4-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
 | 
						|
// CHECK4-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP28:%.*]] = icmp ne i32 [[TMP27]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TMP28]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK4:       .omp.final.then:
 | 
						|
// CHECK4-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP29]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK4-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK4:       .omp.final.done:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK4:       omp.precond.end:
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@.omp_outlined..15
 | 
						|
// CHECK4-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_4:%.*]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK4-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK4:       omp.precond.then:
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP12:%.*]] = load i32, i32* [[TMP11]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP12]], i32 33, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK4-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK4:       omp.dispatch.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP13]], [[TMP14]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK4:       cond.true:
 | 
						|
// CHECK4-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK4:       cond.false:
 | 
						|
// CHECK4-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK4:       cond.end:
 | 
						|
// CHECK4-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP15]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
 | 
						|
// CHECK4-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP6]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK4:       omp.dispatch.body:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[CMP7:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.body:
 | 
						|
// CHECK4-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK4-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK4-NEXT:    [[TMP28:%.*]] = load double, double* [[ARRAYIDX8]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[ADD9:%.*]] = fadd double [[TMP25]], [[TMP28]]
 | 
						|
// CHECK4-NEXT:    [[TMP29:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX10:%.*]] = getelementptr inbounds double, double* [[TMP29]], i32 [[TMP30]]
 | 
						|
// CHECK4-NEXT:    store double [[ADD9]], double* [[ARRAYIDX10]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK4-NEXT:    store double** [[TMP1]], double*** [[TMP31]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK4-NEXT:    store i32* [[I4]], i32** [[TMP32]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[TMP33:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK4-NEXT:    store double** [[TMP2]], double*** [[TMP33]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[TMP34:%.*]] = getelementptr inbounds [[CLASS_ANON_4]], %class.anon.4* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK4-NEXT:    store double** [[TMP3]], double*** [[TMP34]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE3_clEv"(%class.anon.4* noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK4:       omp.body.continue:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.inc:
 | 
						|
// CHECK4-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    [[ADD11:%.*]] = add nsw i32 [[TMP35]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD11]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP42:![0-9]+]]
 | 
						|
// CHECK4:       omp.inner.for.end:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK4:       omp.dispatch.inc:
 | 
						|
// CHECK4-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP36]], [[TMP37]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP39:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP38]], [[TMP39]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD13]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK4:       omp.dispatch.end:
 | 
						|
// CHECK4-NEXT:    [[TMP40:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP41:%.*]] = load i32, i32* [[TMP40]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP41]])
 | 
						|
// CHECK4-NEXT:    [[TMP42:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP43:%.*]] = icmp ne i32 [[TMP42]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TMP43]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK4:       .omp.final.then:
 | 
						|
// CHECK4-NEXT:    [[TMP44:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP44]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK4-NEXT:    [[MUL16:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD17:%.*]] = add nsw i32 0, [[MUL16]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD17]], i32* [[I4]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK4:       .omp.final.done:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK4:       omp.precond.end:
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l299
 | 
						|
// CHECK4-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..18 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@.omp_outlined..18
 | 
						|
// CHECK4-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK4-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK4:       omp.precond.then:
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK4-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK4:       cond.true:
 | 
						|
// CHECK4-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK4:       cond.false:
 | 
						|
// CHECK4-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK4:       cond.end:
 | 
						|
// CHECK4-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK4-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !44
 | 
						|
// CHECK4-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !44
 | 
						|
// CHECK4-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.body:
 | 
						|
// CHECK4-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !44
 | 
						|
// CHECK4-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !44
 | 
						|
// CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..19 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !44
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.inc:
 | 
						|
// CHECK4-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !44
 | 
						|
// CHECK4-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !44
 | 
						|
// CHECK4-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !44
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP45:![0-9]+]]
 | 
						|
// CHECK4:       omp.inner.for.end:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK4:       omp.loop.exit:
 | 
						|
// CHECK4-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK4-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK4:       .omp.final.then:
 | 
						|
// CHECK4-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK4-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK4:       .omp.final.done:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK4:       omp.precond.end:
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@.omp_outlined..19
 | 
						|
// CHECK4-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_5:%.*]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK4-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK4:       omp.precond.then:
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP13:%.*]] = load i32, i32* [[TMP12]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
 | 
						|
// CHECK4-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK4:       omp.dispatch.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP15:%.*]] = load i32, i32* [[TMP14]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP15]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK4-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK4:       omp.dispatch.body:
 | 
						|
// CHECK4-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[CMP4:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.body:
 | 
						|
// CHECK4-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[TMP21:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[TMP22:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP21]], i32 [[TMP22]]
 | 
						|
// CHECK4-NEXT:    [[TMP23:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[TMP24:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[TMP25:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX5:%.*]] = getelementptr inbounds double, double* [[TMP24]], i32 [[TMP25]]
 | 
						|
// CHECK4-NEXT:    [[TMP26:%.*]] = load double, double* [[ARRAYIDX5]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[ADD6:%.*]] = fadd double [[TMP23]], [[TMP26]]
 | 
						|
// CHECK4-NEXT:    [[TMP27:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[TMP28:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds double, double* [[TMP27]], i32 [[TMP28]]
 | 
						|
// CHECK4-NEXT:    store double [[ADD6]], double* [[ARRAYIDX7]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK4-NEXT:    store double** [[TMP1]], double*** [[TMP29]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK4-NEXT:    store i32* [[I3]], i32** [[TMP30]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK4-NEXT:    store double** [[TMP2]], double*** [[TMP31]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[CLASS_ANON_5]], %class.anon.5* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK4-NEXT:    store double** [[TMP3]], double*** [[TMP32]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE4_clEv"(%class.anon.5* noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK4:       omp.body.continue:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.inc:
 | 
						|
// CHECK4-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP33]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP48:![0-9]+]]
 | 
						|
// CHECK4:       omp.inner.for.end:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK4:       omp.dispatch.inc:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK4:       omp.dispatch.end:
 | 
						|
// CHECK4-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP35:%.*]] = icmp ne i32 [[TMP34]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TMP35]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK4:       .omp.final.then:
 | 
						|
// CHECK4-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB9:%.*]] = sub nsw i32 [[TMP36]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV10:%.*]] = sdiv i32 [[SUB9]], 1
 | 
						|
// CHECK4-NEXT:    [[MUL11:%.*]] = mul nsw i32 [[DIV10]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD12:%.*]] = add nsw i32 0, [[MUL11]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD12]], i32* [[I3]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK4:       .omp.final.done:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK4:       omp.precond.end:
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l328
 | 
						|
// CHECK4-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..22 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@.omp_outlined..22
 | 
						|
// CHECK4-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK4-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK4:       omp.precond.then:
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK4-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK4:       cond.true:
 | 
						|
// CHECK4-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK4:       cond.false:
 | 
						|
// CHECK4-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK4:       cond.end:
 | 
						|
// CHECK4-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK4-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !50
 | 
						|
// CHECK4-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !50
 | 
						|
// CHECK4-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.body:
 | 
						|
// CHECK4-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !50
 | 
						|
// CHECK4-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !50
 | 
						|
// CHECK4-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !50
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP21]], i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !50
 | 
						|
// CHECK4-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !50
 | 
						|
// CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**, i32)* @.omp_outlined..23 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i32 [[TMP22]]), !llvm.access.group !50
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.inc:
 | 
						|
// CHECK4-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !50
 | 
						|
// CHECK4-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !50
 | 
						|
// CHECK4-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !50
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP51:![0-9]+]]
 | 
						|
// CHECK4:       omp.inner.for.end:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK4:       omp.loop.exit:
 | 
						|
// CHECK4-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
 | 
						|
// CHECK4-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP28:%.*]] = icmp ne i32 [[TMP27]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TMP28]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK4:       .omp.final.then:
 | 
						|
// CHECK4-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP29]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK4-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK4:       .omp.final.done:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK4:       omp.precond.end:
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@.omp_outlined..23
 | 
						|
// CHECK4-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK4-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_6:%.*]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK4-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK4:       omp.precond.then:
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP13:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP14:%.*]] = load i32, i32* [[TMP13]], align 4
 | 
						|
// CHECK4-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK4-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK4:       omp.dispatch.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP15:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP16:%.*]] = load i32, i32* [[TMP15]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP16]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK4-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK4:       omp.dispatch.body:
 | 
						|
// CHECK4-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK4-NEXT:    store i32 [[TMP18]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.cond:
 | 
						|
// CHECK4-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK4-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.body:
 | 
						|
// CHECK4-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[TMP22:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[TMP23:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP22]], i32 [[TMP23]]
 | 
						|
// CHECK4-NEXT:    [[TMP24:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[TMP25:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[TMP26:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP25]], i32 [[TMP26]]
 | 
						|
// CHECK4-NEXT:    [[TMP27:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[ADD7:%.*]] = fadd double [[TMP24]], [[TMP27]]
 | 
						|
// CHECK4-NEXT:    [[TMP28:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[TMP29:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP28]], i32 [[TMP29]]
 | 
						|
// CHECK4-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK4-NEXT:    store double** [[TMP1]], double*** [[TMP30]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK4-NEXT:    store i32* [[I4]], i32** [[TMP31]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK4-NEXT:    store double** [[TMP2]], double*** [[TMP32]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[TMP33:%.*]] = getelementptr inbounds [[CLASS_ANON_6]], %class.anon.6* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK4-NEXT:    store double** [[TMP3]], double*** [[TMP33]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE5_clEv"(%class.anon.6* noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK4:       omp.body.continue:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK4:       omp.inner.for.inc:
 | 
						|
// CHECK4-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP34]], 1
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP54:![0-9]+]]
 | 
						|
// CHECK4:       omp.inner.for.end:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK4:       omp.dispatch.inc:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK4:       omp.dispatch.end:
 | 
						|
// CHECK4-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK4-NEXT:    [[TMP36:%.*]] = icmp ne i32 [[TMP35]], 0
 | 
						|
// CHECK4-NEXT:    br i1 [[TMP36]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK4:       .omp.final.then:
 | 
						|
// CHECK4-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK4-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK4-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK4-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK4-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK4-NEXT:    store i32 [[ADD13]], i32* [[I4]], align 4
 | 
						|
// CHECK4-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK4:       .omp.final.done:
 | 
						|
// CHECK4-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK4:       omp.precond.end:
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK4-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
 | 
						|
// CHECK4-SAME: () #[[ATTR4:[0-9]+]] {
 | 
						|
// CHECK4-NEXT:  entry:
 | 
						|
// CHECK4-NEXT:    call void @__tgt_register_requires(i64 1)
 | 
						|
// CHECK4-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK5-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK5-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK5-NEXT:  entry:
 | 
						|
// CHECK5-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK5-NEXT:    [[A:%.*]] = alloca double*, align 8
 | 
						|
// CHECK5-NEXT:    [[B:%.*]] = alloca double*, align 8
 | 
						|
// CHECK5-NEXT:    [[C:%.*]] = alloca double*, align 8
 | 
						|
// CHECK5-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK5-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK5-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 8
 | 
						|
// CHECK5-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK5-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK5-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK5-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK5-NEXT:    store i32* [[N]], i32** [[TMP0]], align 8
 | 
						|
// CHECK5-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK5-NEXT:    store double** [[A]], double*** [[TMP1]], align 8
 | 
						|
// CHECK5-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK5-NEXT:    store double** [[B]], double*** [[TMP2]], align 8
 | 
						|
// CHECK5-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK5-NEXT:    store double** [[C]], double*** [[TMP3]], align 8
 | 
						|
// CHECK5-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 4
 | 
						|
// CHECK5-NEXT:    store i32* [[CH]], i32** [[TMP4]], align 8
 | 
						|
// CHECK5-NEXT:    call void @"_ZZ4mainENK3$_0clEv"(%class.anon* noundef nonnull align 8 dereferenceable(40) [[REF_TMP]])
 | 
						|
// CHECK5-NEXT:    ret i32 0
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK6-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK6-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK6-NEXT:  entry:
 | 
						|
// CHECK6-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK6-NEXT:    [[A:%.*]] = alloca double*, align 8
 | 
						|
// CHECK6-NEXT:    [[B:%.*]] = alloca double*, align 8
 | 
						|
// CHECK6-NEXT:    [[C:%.*]] = alloca double*, align 8
 | 
						|
// CHECK6-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK6-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK6-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 8
 | 
						|
// CHECK6-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK6-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK6-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK6-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK6-NEXT:    store i32* [[N]], i32** [[TMP0]], align 8
 | 
						|
// CHECK6-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK6-NEXT:    store double** [[A]], double*** [[TMP1]], align 8
 | 
						|
// CHECK6-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK6-NEXT:    store double** [[B]], double*** [[TMP2]], align 8
 | 
						|
// CHECK6-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK6-NEXT:    store double** [[C]], double*** [[TMP3]], align 8
 | 
						|
// CHECK6-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 4
 | 
						|
// CHECK6-NEXT:    store i32* [[CH]], i32** [[TMP4]], align 8
 | 
						|
// CHECK6-NEXT:    call void @"_ZZ4mainENK3$_0clEv"(%class.anon* noundef nonnull align 8 dereferenceable(40) [[REF_TMP]])
 | 
						|
// CHECK6-NEXT:    ret i32 0
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK7-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK7-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK7-NEXT:  entry:
 | 
						|
// CHECK7-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK7-NEXT:    [[A:%.*]] = alloca double*, align 4
 | 
						|
// CHECK7-NEXT:    [[B:%.*]] = alloca double*, align 4
 | 
						|
// CHECK7-NEXT:    [[C:%.*]] = alloca double*, align 4
 | 
						|
// CHECK7-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK7-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK7-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 4
 | 
						|
// CHECK7-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK7-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK7-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK7-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK7-NEXT:    store i32* [[N]], i32** [[TMP0]], align 4
 | 
						|
// CHECK7-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK7-NEXT:    store double** [[A]], double*** [[TMP1]], align 4
 | 
						|
// CHECK7-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK7-NEXT:    store double** [[B]], double*** [[TMP2]], align 4
 | 
						|
// CHECK7-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK7-NEXT:    store double** [[C]], double*** [[TMP3]], align 4
 | 
						|
// CHECK7-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 4
 | 
						|
// CHECK7-NEXT:    store i32* [[CH]], i32** [[TMP4]], align 4
 | 
						|
// CHECK7-NEXT:    call void @"_ZZ4mainENK3$_0clEv"(%class.anon* noundef nonnull align 4 dereferenceable(20) [[REF_TMP]])
 | 
						|
// CHECK7-NEXT:    ret i32 0
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK8-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK8-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK8-NEXT:  entry:
 | 
						|
// CHECK8-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK8-NEXT:    [[A:%.*]] = alloca double*, align 4
 | 
						|
// CHECK8-NEXT:    [[B:%.*]] = alloca double*, align 4
 | 
						|
// CHECK8-NEXT:    [[C:%.*]] = alloca double*, align 4
 | 
						|
// CHECK8-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK8-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK8-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 4
 | 
						|
// CHECK8-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK8-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK8-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK8-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 0
 | 
						|
// CHECK8-NEXT:    store i32* [[N]], i32** [[TMP0]], align 4
 | 
						|
// CHECK8-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 1
 | 
						|
// CHECK8-NEXT:    store double** [[A]], double*** [[TMP1]], align 4
 | 
						|
// CHECK8-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 2
 | 
						|
// CHECK8-NEXT:    store double** [[B]], double*** [[TMP2]], align 4
 | 
						|
// CHECK8-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 3
 | 
						|
// CHECK8-NEXT:    store double** [[C]], double*** [[TMP3]], align 4
 | 
						|
// CHECK8-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 4
 | 
						|
// CHECK8-NEXT:    store i32* [[CH]], i32** [[TMP4]], align 4
 | 
						|
// CHECK8-NEXT:    call void @"_ZZ4mainENK3$_0clEv"(%class.anon* noundef nonnull align 4 dereferenceable(20) [[REF_TMP]])
 | 
						|
// CHECK8-NEXT:    ret i32 0
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK9-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[A:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[B:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[C:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[N_CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[N_CASTED3:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS5:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_PTRS6:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS7:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[_TMP8:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_9:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_10:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[CH_CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_CASTED18:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS20:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_PTRS21:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS22:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[_TMP23:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_24:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_25:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[N_CASTED32:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS34:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_PTRS35:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS36:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[_TMP37:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_38:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_39:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[CH_CASTED46:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_CASTED48:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS50:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_PTRS51:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS52:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[_TMP53:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_54:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_55:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[N_CASTED62:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS64:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_PTRS65:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS66:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[_TMP67:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_68:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_69:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[CH_CASTED76:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_CASTED78:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS80:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_PTRS81:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS82:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[_TMP83:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_84:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_85:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_CASTED]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP0]], i32* [[CONV]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i64, i64* [[N_CASTED]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load double*, double** [[A]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load double*, double** [[B]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load double*, double** [[C]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = bitcast i8** [[TMP5]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP1]], i64* [[TMP6]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = bitcast i8** [[TMP7]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP1]], i64* [[TMP8]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP9]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = bitcast i8** [[TMP10]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP2]], double** [[TMP11]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = bitcast i8** [[TMP12]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP2]], double** [[TMP13]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 1
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP14]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = bitcast i8** [[TMP15]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP3]], double** [[TMP16]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = bitcast i8** [[TMP17]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP3]], double** [[TMP18]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 2
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP19]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = bitcast i8** [[TMP20]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP4]], double** [[TMP21]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = bitcast i8** [[TMP22]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP4]], double** [[TMP23]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 3
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP24]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP27]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP28]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = zext i32 [[ADD]] to i64
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3:[0-9]+]], i64 -1, i64 [[TMP30]])
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l368.region_id, i32 4, i8** [[TMP25]], i8** [[TMP26]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP32]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
 | 
						|
// CHECK9:       omp_offload.failed:
 | 
						|
// CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l368(i64 [[TMP1]], double* [[TMP2]], double* [[TMP3]], double* [[TMP4]]) #[[ATTR2:[0-9]+]]
 | 
						|
// CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT]]
 | 
						|
// CHECK9:       omp_offload.cont:
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV4:%.*]] = bitcast i64* [[N_CASTED3]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP33]], i32* [[CONV4]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP34:%.*]] = load i64, i64* [[N_CASTED3]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP35:%.*]] = load double*, double** [[A]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP36:%.*]] = load double*, double** [[B]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP37:%.*]] = load double*, double** [[C]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP38:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP39:%.*]] = bitcast i8** [[TMP38]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP34]], i64* [[TMP39]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP40:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP41:%.*]] = bitcast i8** [[TMP40]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP34]], i64* [[TMP41]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP42:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 0
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP42]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP43:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP44:%.*]] = bitcast i8** [[TMP43]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP35]], double** [[TMP44]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP45:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP46:%.*]] = bitcast i8** [[TMP45]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP35]], double** [[TMP46]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP47:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 1
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP47]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP48:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP49:%.*]] = bitcast i8** [[TMP48]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP36]], double** [[TMP49]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP50:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP51:%.*]] = bitcast i8** [[TMP50]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP36]], double** [[TMP51]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP52:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 2
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP52]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP53:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP54:%.*]] = bitcast i8** [[TMP53]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP37]], double** [[TMP54]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP55:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP56:%.*]] = bitcast i8** [[TMP55]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP37]], double** [[TMP56]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP57:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 3
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP57]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP58:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP59:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP60:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP60]], i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB11:%.*]] = sub nsw i32 [[TMP61]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV12:%.*]] = sdiv i32 [[SUB11]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[DIV12]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB13]], i32* [[DOTCAPTURE_EXPR_10]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP62:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_10]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD14:%.*]] = add nsw i32 [[TMP62]], 1
 | 
						|
// CHECK9-NEXT:    [[TMP63:%.*]] = zext i32 [[ADD14]] to i64
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP63]])
 | 
						|
// CHECK9-NEXT:    [[TMP64:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l407.region_id, i32 4, i8** [[TMP58]], i8** [[TMP59]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.4, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.5, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP65:%.*]] = icmp ne i32 [[TMP64]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP65]], label [[OMP_OFFLOAD_FAILED15:%.*]], label [[OMP_OFFLOAD_CONT16:%.*]]
 | 
						|
// CHECK9:       omp_offload.failed15:
 | 
						|
// CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l407(i64 [[TMP34]], double* [[TMP35]], double* [[TMP36]], double* [[TMP37]]) #[[ATTR2]]
 | 
						|
// CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT16]]
 | 
						|
// CHECK9:       omp_offload.cont16:
 | 
						|
// CHECK9-NEXT:    [[TMP66:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV17:%.*]] = bitcast i64* [[CH_CASTED]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP66]], i32* [[CONV17]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP67:%.*]] = load i64, i64* [[CH_CASTED]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP68:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV19:%.*]] = bitcast i64* [[N_CASTED18]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP68]], i32* [[CONV19]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP69:%.*]] = load i64, i64* [[N_CASTED18]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP70:%.*]] = load double*, double** [[A]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP71:%.*]] = load double*, double** [[B]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP72:%.*]] = load double*, double** [[C]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP73:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP74:%.*]] = bitcast i8** [[TMP73]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP67]], i64* [[TMP74]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP75:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP76:%.*]] = bitcast i8** [[TMP75]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP67]], i64* [[TMP76]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP77:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 0
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP77]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP78:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP79:%.*]] = bitcast i8** [[TMP78]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP69]], i64* [[TMP79]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP80:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP81:%.*]] = bitcast i8** [[TMP80]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP69]], i64* [[TMP81]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP82:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 1
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP82]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP83:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP84:%.*]] = bitcast i8** [[TMP83]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP70]], double** [[TMP84]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP85:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP86:%.*]] = bitcast i8** [[TMP85]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP70]], double** [[TMP86]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP87:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 2
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP87]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP88:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP89:%.*]] = bitcast i8** [[TMP88]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP71]], double** [[TMP89]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP90:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP91:%.*]] = bitcast i8** [[TMP90]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP71]], double** [[TMP91]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP92:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 3
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP92]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP93:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 4
 | 
						|
// CHECK9-NEXT:    [[TMP94:%.*]] = bitcast i8** [[TMP93]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP72]], double** [[TMP94]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP95:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 4
 | 
						|
// CHECK9-NEXT:    [[TMP96:%.*]] = bitcast i8** [[TMP95]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP72]], double** [[TMP96]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP97:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 4
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP97]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP98:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP99:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP100:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP100]], i32* [[DOTCAPTURE_EXPR_24]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP101:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_24]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB26:%.*]] = sub nsw i32 [[TMP101]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV27:%.*]] = sdiv i32 [[SUB26]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB28:%.*]] = sub nsw i32 [[DIV27]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB28]], i32* [[DOTCAPTURE_EXPR_25]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP102:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_25]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD29:%.*]] = add nsw i32 [[TMP102]], 1
 | 
						|
// CHECK9-NEXT:    [[TMP103:%.*]] = zext i32 [[ADD29]] to i64
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP103]])
 | 
						|
// CHECK9-NEXT:    [[TMP104:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l446.region_id, i32 5, i8** [[TMP98]], i8** [[TMP99]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.8, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.9, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP105:%.*]] = icmp ne i32 [[TMP104]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP105]], label [[OMP_OFFLOAD_FAILED30:%.*]], label [[OMP_OFFLOAD_CONT31:%.*]]
 | 
						|
// CHECK9:       omp_offload.failed30:
 | 
						|
// CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l446(i64 [[TMP67]], i64 [[TMP69]], double* [[TMP70]], double* [[TMP71]], double* [[TMP72]]) #[[ATTR2]]
 | 
						|
// CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT31]]
 | 
						|
// CHECK9:       omp_offload.cont31:
 | 
						|
// CHECK9-NEXT:    [[TMP106:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV33:%.*]] = bitcast i64* [[N_CASTED32]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP106]], i32* [[CONV33]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP107:%.*]] = load i64, i64* [[N_CASTED32]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP108:%.*]] = load double*, double** [[A]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP109:%.*]] = load double*, double** [[B]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP110:%.*]] = load double*, double** [[C]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP111:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP112:%.*]] = bitcast i8** [[TMP111]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP107]], i64* [[TMP112]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP113:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP114:%.*]] = bitcast i8** [[TMP113]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP107]], i64* [[TMP114]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP115:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 0
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP115]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP116:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP117:%.*]] = bitcast i8** [[TMP116]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP108]], double** [[TMP117]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP118:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP119:%.*]] = bitcast i8** [[TMP118]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP108]], double** [[TMP119]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP120:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 1
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP120]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP121:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP122:%.*]] = bitcast i8** [[TMP121]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP109]], double** [[TMP122]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP123:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP124:%.*]] = bitcast i8** [[TMP123]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP109]], double** [[TMP124]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP125:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 2
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP125]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP126:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP127:%.*]] = bitcast i8** [[TMP126]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP110]], double** [[TMP127]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP128:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP129:%.*]] = bitcast i8** [[TMP128]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP110]], double** [[TMP129]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP130:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 3
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP130]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP131:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP132:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP133:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP133]], i32* [[DOTCAPTURE_EXPR_38]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP134:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_38]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB40:%.*]] = sub nsw i32 [[TMP134]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV41:%.*]] = sdiv i32 [[SUB40]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB42:%.*]] = sub nsw i32 [[DIV41]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB42]], i32* [[DOTCAPTURE_EXPR_39]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP135:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_39]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD43:%.*]] = add nsw i32 [[TMP135]], 1
 | 
						|
// CHECK9-NEXT:    [[TMP136:%.*]] = zext i32 [[ADD43]] to i64
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP136]])
 | 
						|
// CHECK9-NEXT:    [[TMP137:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l477.region_id, i32 4, i8** [[TMP131]], i8** [[TMP132]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.12, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.13, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP138:%.*]] = icmp ne i32 [[TMP137]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP138]], label [[OMP_OFFLOAD_FAILED44:%.*]], label [[OMP_OFFLOAD_CONT45:%.*]]
 | 
						|
// CHECK9:       omp_offload.failed44:
 | 
						|
// CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l477(i64 [[TMP107]], double* [[TMP108]], double* [[TMP109]], double* [[TMP110]]) #[[ATTR2]]
 | 
						|
// CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT45]]
 | 
						|
// CHECK9:       omp_offload.cont45:
 | 
						|
// CHECK9-NEXT:    [[TMP139:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV47:%.*]] = bitcast i64* [[CH_CASTED46]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP139]], i32* [[CONV47]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP140:%.*]] = load i64, i64* [[CH_CASTED46]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP141:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV49:%.*]] = bitcast i64* [[N_CASTED48]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP141]], i32* [[CONV49]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP142:%.*]] = load i64, i64* [[N_CASTED48]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP143:%.*]] = load double*, double** [[A]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP144:%.*]] = load double*, double** [[B]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP145:%.*]] = load double*, double** [[C]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP146:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP147:%.*]] = bitcast i8** [[TMP146]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP140]], i64* [[TMP147]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP148:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP149:%.*]] = bitcast i8** [[TMP148]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP140]], i64* [[TMP149]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP150:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 0
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP150]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP151:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP152:%.*]] = bitcast i8** [[TMP151]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP142]], i64* [[TMP152]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP153:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP154:%.*]] = bitcast i8** [[TMP153]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP142]], i64* [[TMP154]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP155:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 1
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP155]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP156:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP157:%.*]] = bitcast i8** [[TMP156]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP143]], double** [[TMP157]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP158:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP159:%.*]] = bitcast i8** [[TMP158]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP143]], double** [[TMP159]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP160:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 2
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP160]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP161:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP162:%.*]] = bitcast i8** [[TMP161]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP144]], double** [[TMP162]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP163:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP164:%.*]] = bitcast i8** [[TMP163]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP144]], double** [[TMP164]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP165:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 3
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP165]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP166:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 4
 | 
						|
// CHECK9-NEXT:    [[TMP167:%.*]] = bitcast i8** [[TMP166]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP145]], double** [[TMP167]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP168:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 4
 | 
						|
// CHECK9-NEXT:    [[TMP169:%.*]] = bitcast i8** [[TMP168]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP145]], double** [[TMP169]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP170:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 4
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP170]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP171:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP172:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP173:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP173]], i32* [[DOTCAPTURE_EXPR_54]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP174:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_54]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB56:%.*]] = sub nsw i32 [[TMP174]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV57:%.*]] = sdiv i32 [[SUB56]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB58:%.*]] = sub nsw i32 [[DIV57]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB58]], i32* [[DOTCAPTURE_EXPR_55]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP175:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_55]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD59:%.*]] = add nsw i32 [[TMP175]], 1
 | 
						|
// CHECK9-NEXT:    [[TMP176:%.*]] = zext i32 [[ADD59]] to i64
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP176]])
 | 
						|
// CHECK9-NEXT:    [[TMP177:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l505.region_id, i32 5, i8** [[TMP171]], i8** [[TMP172]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.16, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.17, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP178:%.*]] = icmp ne i32 [[TMP177]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP178]], label [[OMP_OFFLOAD_FAILED60:%.*]], label [[OMP_OFFLOAD_CONT61:%.*]]
 | 
						|
// CHECK9:       omp_offload.failed60:
 | 
						|
// CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l505(i64 [[TMP140]], i64 [[TMP142]], double* [[TMP143]], double* [[TMP144]], double* [[TMP145]]) #[[ATTR2]]
 | 
						|
// CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT61]]
 | 
						|
// CHECK9:       omp_offload.cont61:
 | 
						|
// CHECK9-NEXT:    [[TMP179:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV63:%.*]] = bitcast i64* [[N_CASTED62]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP179]], i32* [[CONV63]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP180:%.*]] = load i64, i64* [[N_CASTED62]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP181:%.*]] = load double*, double** [[A]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP182:%.*]] = load double*, double** [[B]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP183:%.*]] = load double*, double** [[C]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP184:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP185:%.*]] = bitcast i8** [[TMP184]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP180]], i64* [[TMP185]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP186:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP187:%.*]] = bitcast i8** [[TMP186]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP180]], i64* [[TMP187]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP188:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 0
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP188]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP189:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP190:%.*]] = bitcast i8** [[TMP189]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP181]], double** [[TMP190]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP191:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP192:%.*]] = bitcast i8** [[TMP191]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP181]], double** [[TMP192]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP193:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 1
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP193]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP194:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP195:%.*]] = bitcast i8** [[TMP194]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP182]], double** [[TMP195]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP196:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP197:%.*]] = bitcast i8** [[TMP196]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP182]], double** [[TMP197]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP198:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 2
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP198]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP199:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP200:%.*]] = bitcast i8** [[TMP199]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP183]], double** [[TMP200]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP201:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP202:%.*]] = bitcast i8** [[TMP201]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP183]], double** [[TMP202]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP203:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 3
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP203]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP204:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP205:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP206:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP206]], i32* [[DOTCAPTURE_EXPR_68]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP207:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_68]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB70:%.*]] = sub nsw i32 [[TMP207]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV71:%.*]] = sdiv i32 [[SUB70]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB72:%.*]] = sub nsw i32 [[DIV71]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB72]], i32* [[DOTCAPTURE_EXPR_69]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP208:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_69]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD73:%.*]] = add nsw i32 [[TMP208]], 1
 | 
						|
// CHECK9-NEXT:    [[TMP209:%.*]] = zext i32 [[ADD73]] to i64
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP209]])
 | 
						|
// CHECK9-NEXT:    [[TMP210:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l535.region_id, i32 4, i8** [[TMP204]], i8** [[TMP205]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.20, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.21, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP211:%.*]] = icmp ne i32 [[TMP210]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP211]], label [[OMP_OFFLOAD_FAILED74:%.*]], label [[OMP_OFFLOAD_CONT75:%.*]]
 | 
						|
// CHECK9:       omp_offload.failed74:
 | 
						|
// CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l535(i64 [[TMP180]], double* [[TMP181]], double* [[TMP182]], double* [[TMP183]]) #[[ATTR2]]
 | 
						|
// CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT75]]
 | 
						|
// CHECK9:       omp_offload.cont75:
 | 
						|
// CHECK9-NEXT:    [[TMP212:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV77:%.*]] = bitcast i64* [[CH_CASTED76]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP212]], i32* [[CONV77]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP213:%.*]] = load i64, i64* [[CH_CASTED76]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP214:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV79:%.*]] = bitcast i64* [[N_CASTED78]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP214]], i32* [[CONV79]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP215:%.*]] = load i64, i64* [[N_CASTED78]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP216:%.*]] = load double*, double** [[A]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP217:%.*]] = load double*, double** [[B]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP218:%.*]] = load double*, double** [[C]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP219:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP220:%.*]] = bitcast i8** [[TMP219]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP213]], i64* [[TMP220]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP221:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP222:%.*]] = bitcast i8** [[TMP221]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP213]], i64* [[TMP222]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP223:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 0
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP223]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP224:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP225:%.*]] = bitcast i8** [[TMP224]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP215]], i64* [[TMP225]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP226:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP227:%.*]] = bitcast i8** [[TMP226]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP215]], i64* [[TMP227]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP228:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 1
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP228]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP229:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP230:%.*]] = bitcast i8** [[TMP229]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP216]], double** [[TMP230]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP231:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP232:%.*]] = bitcast i8** [[TMP231]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP216]], double** [[TMP232]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP233:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 2
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP233]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP234:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP235:%.*]] = bitcast i8** [[TMP234]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP217]], double** [[TMP235]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP236:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP237:%.*]] = bitcast i8** [[TMP236]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP217]], double** [[TMP237]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP238:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 3
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP238]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP239:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 4
 | 
						|
// CHECK9-NEXT:    [[TMP240:%.*]] = bitcast i8** [[TMP239]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP218]], double** [[TMP240]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP241:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 4
 | 
						|
// CHECK9-NEXT:    [[TMP242:%.*]] = bitcast i8** [[TMP241]] to double**
 | 
						|
// CHECK9-NEXT:    store double* [[TMP218]], double** [[TMP242]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP243:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 4
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP243]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP244:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP245:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP246:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP246]], i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP247:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB86:%.*]] = sub nsw i32 [[TMP247]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV87:%.*]] = sdiv i32 [[SUB86]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB88:%.*]] = sub nsw i32 [[DIV87]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB88]], i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP248:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD89:%.*]] = add nsw i32 [[TMP248]], 1
 | 
						|
// CHECK9-NEXT:    [[TMP249:%.*]] = zext i32 [[ADD89]] to i64
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP249]])
 | 
						|
// CHECK9-NEXT:    [[TMP250:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l561.region_id, i32 5, i8** [[TMP244]], i8** [[TMP245]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.24, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.25, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP251:%.*]] = icmp ne i32 [[TMP250]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP251]], label [[OMP_OFFLOAD_FAILED90:%.*]], label [[OMP_OFFLOAD_CONT91:%.*]]
 | 
						|
// CHECK9:       omp_offload.failed90:
 | 
						|
// CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l561(i64 [[TMP213]], i64 [[TMP215]], double* [[TMP216]], double* [[TMP217]], double* [[TMP218]]) #[[ATTR2]]
 | 
						|
// CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT91]]
 | 
						|
// CHECK9:       omp_offload.cont91:
 | 
						|
// CHECK9-NEXT:    [[CALL:%.*]] = call noundef signext i32 @_Z5tmainIiET_v()
 | 
						|
// CHECK9-NEXT:    ret i32 [[CALL]]
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l368
 | 
						|
// CHECK9-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1:[0-9]+]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined. to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined.
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !17
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !17
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !17
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !17
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..1 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !17
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !17
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !17
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !17
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP18:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..1
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2:[0-9]+]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !21
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !21
 | 
						|
// CHECK9-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !21
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !21
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !21
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !21
 | 
						|
// CHECK9-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !21
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !21
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !21
 | 
						|
// CHECK9-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !21
 | 
						|
// CHECK9-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !21
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !21
 | 
						|
// CHECK9-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK9-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !21
 | 
						|
// CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK9:       omp.body.continue:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !21
 | 
						|
// CHECK9-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !21
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP22:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l407
 | 
						|
// CHECK9-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..2 to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..2
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !26
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..3 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !26
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !26
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !26
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !26
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP27:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..3
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !29
 | 
						|
// CHECK9-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !29
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !29
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !29
 | 
						|
// CHECK9-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !29
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !29
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !29
 | 
						|
// CHECK9-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !29
 | 
						|
// CHECK9-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !29
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !29
 | 
						|
// CHECK9-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK9-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !29
 | 
						|
// CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK9:       omp.body.continue:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK9-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP30:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l446
 | 
						|
// CHECK9-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..6 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..6
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..7 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]]), !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD6]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP27]], [[TMP28]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[CMP9:%.*]] = icmp sgt i32 [[TMP29]], [[TMP30]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
 | 
						|
// CHECK9:       cond.true10:
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    br label [[COND_END12:%.*]]
 | 
						|
// CHECK9:       cond.false11:
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    br label [[COND_END12]]
 | 
						|
// CHECK9:       cond.end12:
 | 
						|
// CHECK9-NEXT:    [[COND13:%.*]] = phi i32 [ [[TMP31]], [[COND_TRUE10]] ], [ [[TMP32]], [[COND_FALSE11]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND13]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP33]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !32
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP33:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP34:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP35:%.*]] = load i32, i32* [[TMP34]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP35]])
 | 
						|
// CHECK9-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP37:%.*]] = icmp ne i32 [[TMP36]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP37]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP38]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD16]], i32* [[I3]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..7
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !35
 | 
						|
// CHECK9-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !35
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !35
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !35
 | 
						|
// CHECK9-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !35
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !35
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !35
 | 
						|
// CHECK9-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !35
 | 
						|
// CHECK9-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !35
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !35
 | 
						|
// CHECK9-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK9-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !35
 | 
						|
// CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK9:       omp.body.continue:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK9-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP36:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l477
 | 
						|
// CHECK9-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..10 to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..10
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !38
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !38
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !38
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !38
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..11 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !38
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !38
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !38
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !38
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP39:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..11
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !41
 | 
						|
// CHECK9-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !41
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK9-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !41
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !41
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK9-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !41
 | 
						|
// CHECK9-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !41
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK9-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK9-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !41
 | 
						|
// CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK9:       omp.body.continue:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK9-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP42:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l505
 | 
						|
// CHECK9-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..14 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..14
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !44
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !44
 | 
						|
// CHECK9-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !44
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !44
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !44
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP23]], i32* [[CONV]], align 4, !llvm.access.group !44
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED]], align 8, !llvm.access.group !44
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**, i64)* @.omp_outlined..15 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i64 [[TMP24]]), !llvm.access.group !44
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !44
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !44
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !44
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP45:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[TMP27]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP28]])
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = icmp ne i32 [[TMP29]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP30]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..15
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I6:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV4:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV5:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV4]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV5]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[CONV]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[TMP11]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP12]], i32 33, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV7:%.*]] = trunc i64 [[TMP14]] to i32
 | 
						|
// CHECK9-NEXT:    [[CMP8:%.*]] = icmp sgt i32 [[TMP13]], [[CONV7]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP8]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV9:%.*]] = trunc i64 [[TMP15]] to i32
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[CONV9]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP10:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP10]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.body:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !47
 | 
						|
// CHECK9-NEXT:    [[CMP11:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP11]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[I6]], align 4, !llvm.access.group !47
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !47
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !47
 | 
						|
// CHECK9-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM]]
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !47
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !47
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !47
 | 
						|
// CHECK9-NEXT:    [[IDXPROM12:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX13:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM12]]
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load double, double* [[ARRAYIDX13]], align 8, !llvm.access.group !47
 | 
						|
// CHECK9-NEXT:    [[ADD14:%.*]] = fadd double [[TMP25]], [[TMP28]]
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !47
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !47
 | 
						|
// CHECK9-NEXT:    [[IDXPROM15:%.*]] = sext i32 [[TMP30]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX16:%.*]] = getelementptr inbounds double, double* [[TMP29]], i64 [[IDXPROM15]]
 | 
						|
// CHECK9-NEXT:    store double [[ADD14]], double* [[ARRAYIDX16]], align 8, !llvm.access.group !47
 | 
						|
// CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK9:       omp.body.continue:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK9-NEXT:    [[ADD17:%.*]] = add nsw i32 [[TMP31]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD17]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP48:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD18:%.*]] = add nsw i32 [[TMP32]], [[TMP33]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD18]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD19:%.*]] = add nsw i32 [[TMP34]], [[TMP35]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD19]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK9:       omp.dispatch.end:
 | 
						|
// CHECK9-NEXT:    [[TMP36:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP37:%.*]] = load i32, i32* [[TMP36]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP37]])
 | 
						|
// CHECK9-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP39:%.*]] = icmp ne i32 [[TMP38]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP39]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB20:%.*]] = sub nsw i32 [[TMP40]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV21:%.*]] = sdiv i32 [[SUB20]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL22:%.*]] = mul nsw i32 [[DIV21]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD23:%.*]] = add nsw i32 0, [[MUL22]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD23]], i32* [[I6]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l535
 | 
						|
// CHECK9-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..18 to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..18
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !50
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !50
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !50
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !50
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..19 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !50
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !50
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !50
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !50
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP51:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..19
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[TMP12]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[TMP14]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP15]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK9-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.body:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !53
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !53
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK9-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP22]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP21]], i64 [[IDXPROM]]
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !53
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !53
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK9-NEXT:    [[IDXPROM6:%.*]] = sext i32 [[TMP25]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds double, double* [[TMP24]], i64 [[IDXPROM6]]
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load double, double* [[ARRAYIDX7]], align 8, !llvm.access.group !53
 | 
						|
// CHECK9-NEXT:    [[ADD8:%.*]] = fadd double [[TMP23]], [[TMP26]]
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !53
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK9-NEXT:    [[IDXPROM9:%.*]] = sext i32 [[TMP28]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX10:%.*]] = getelementptr inbounds double, double* [[TMP27]], i64 [[IDXPROM9]]
 | 
						|
// CHECK9-NEXT:    store double [[ADD8]], double* [[ARRAYIDX10]], align 8, !llvm.access.group !53
 | 
						|
// CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK9:       omp.body.continue:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK9-NEXT:    [[ADD11:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD11]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP54:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.inc:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK9:       omp.dispatch.end:
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = icmp ne i32 [[TMP30]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP31]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB12:%.*]] = sub nsw i32 [[TMP32]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV13:%.*]] = sdiv i32 [[SUB12]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL14:%.*]] = mul nsw i32 [[DIV13]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD15:%.*]] = add nsw i32 0, [[MUL14]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD15]], i32* [[I4]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l561
 | 
						|
// CHECK9-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..22 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..22
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !56
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !56
 | 
						|
// CHECK9-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !56
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !56
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !56
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP23]], i32* [[CONV]], align 4, !llvm.access.group !56
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED]], align 8, !llvm.access.group !56
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**, i64)* @.omp_outlined..23 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i64 [[TMP24]]), !llvm.access.group !56
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !56
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !56
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !56
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP57:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[TMP27]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP28]])
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = icmp ne i32 [[TMP29]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP30]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..23
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I6:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV4:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV5:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV4]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV5]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[CONV]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[TMP13]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[TMP15]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP16]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK9-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.body:
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP18]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !59
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !59
 | 
						|
// CHECK9-NEXT:    [[CMP7:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !59
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[I6]], align 4, !llvm.access.group !59
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !59
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !59
 | 
						|
// CHECK9-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP23]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP22]], i64 [[IDXPROM]]
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !59
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !59
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !59
 | 
						|
// CHECK9-NEXT:    [[IDXPROM8:%.*]] = sext i32 [[TMP26]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX9:%.*]] = getelementptr inbounds double, double* [[TMP25]], i64 [[IDXPROM8]]
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load double, double* [[ARRAYIDX9]], align 8, !llvm.access.group !59
 | 
						|
// CHECK9-NEXT:    [[ADD10:%.*]] = fadd double [[TMP24]], [[TMP27]]
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !59
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !59
 | 
						|
// CHECK9-NEXT:    [[IDXPROM11:%.*]] = sext i32 [[TMP29]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX12:%.*]] = getelementptr inbounds double, double* [[TMP28]], i64 [[IDXPROM11]]
 | 
						|
// CHECK9-NEXT:    store double [[ADD10]], double* [[ARRAYIDX12]], align 8, !llvm.access.group !59
 | 
						|
// CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK9:       omp.body.continue:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !59
 | 
						|
// CHECK9-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP30]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD13]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !59
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP60:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.inc:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK9:       omp.dispatch.end:
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL16:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD17:%.*]] = add nsw i32 0, [[MUL16]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD17]], i32* [[I6]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
 | 
						|
// CHECK9-SAME: () #[[ATTR3:[0-9]+]] comdat {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[A:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[B:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[C:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[N_CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[N_CASTED3:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS5:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_PTRS6:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS7:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[_TMP8:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_9:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_10:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[CH_CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_CASTED18:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS20:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_PTRS21:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS22:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[_TMP23:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_24:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_25:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[N_CASTED32:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS34:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_PTRS35:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS36:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[_TMP37:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_38:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_39:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[CH_CASTED46:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_CASTED48:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS50:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_PTRS51:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS52:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[_TMP53:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_54:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_55:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[N_CASTED62:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS64:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_PTRS65:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS66:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[_TMP67:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_68:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_69:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[CH_CASTED76:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_CASTED78:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS80:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_PTRS81:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS82:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK9-NEXT:    [[_TMP83:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_84:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_85:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_CASTED]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP0]], i32* [[CONV]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i64, i64* [[N_CASTED]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[B]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32*, i32** [[C]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = bitcast i8** [[TMP5]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP1]], i64* [[TMP6]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = bitcast i8** [[TMP7]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP1]], i64* [[TMP8]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP9]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = bitcast i8** [[TMP10]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP2]], i32** [[TMP11]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = bitcast i8** [[TMP12]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP2]], i32** [[TMP13]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 1
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP14]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = bitcast i8** [[TMP15]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP3]], i32** [[TMP16]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = bitcast i8** [[TMP17]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP3]], i32** [[TMP18]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 2
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP19]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = bitcast i8** [[TMP20]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP4]], i32** [[TMP21]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = bitcast i8** [[TMP22]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP4]], i32** [[TMP23]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 3
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP24]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP27]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP28]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = zext i32 [[ADD]] to i64
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP30]])
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42.region_id, i32 4, i8** [[TMP25]], i8** [[TMP26]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.28, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.29, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP32]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
 | 
						|
// CHECK9:       omp_offload.failed:
 | 
						|
// CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42(i64 [[TMP1]], i32* [[TMP2]], i32* [[TMP3]], i32* [[TMP4]]) #[[ATTR2]]
 | 
						|
// CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT]]
 | 
						|
// CHECK9:       omp_offload.cont:
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV4:%.*]] = bitcast i64* [[N_CASTED3]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP33]], i32* [[CONV4]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP34:%.*]] = load i64, i64* [[N_CASTED3]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP35:%.*]] = load i32*, i32** [[A]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP36:%.*]] = load i32*, i32** [[B]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP37:%.*]] = load i32*, i32** [[C]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP38:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP39:%.*]] = bitcast i8** [[TMP38]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP34]], i64* [[TMP39]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP40:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP41:%.*]] = bitcast i8** [[TMP40]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP34]], i64* [[TMP41]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP42:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 0
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP42]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP43:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP44:%.*]] = bitcast i8** [[TMP43]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP35]], i32** [[TMP44]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP45:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP46:%.*]] = bitcast i8** [[TMP45]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP35]], i32** [[TMP46]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP47:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 1
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP47]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP48:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP49:%.*]] = bitcast i8** [[TMP48]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP36]], i32** [[TMP49]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP50:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP51:%.*]] = bitcast i8** [[TMP50]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP36]], i32** [[TMP51]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP52:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 2
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP52]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP53:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP54:%.*]] = bitcast i8** [[TMP53]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP37]], i32** [[TMP54]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP55:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP56:%.*]] = bitcast i8** [[TMP55]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP37]], i32** [[TMP56]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP57:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 3
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP57]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP58:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP59:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP60:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP60]], i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB11:%.*]] = sub nsw i32 [[TMP61]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV12:%.*]] = sdiv i32 [[SUB11]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[DIV12]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB13]], i32* [[DOTCAPTURE_EXPR_10]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP62:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_10]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD14:%.*]] = add nsw i32 [[TMP62]], 1
 | 
						|
// CHECK9-NEXT:    [[TMP63:%.*]] = zext i32 [[ADD14]] to i64
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP63]])
 | 
						|
// CHECK9-NEXT:    [[TMP64:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l50.region_id, i32 4, i8** [[TMP58]], i8** [[TMP59]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.32, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.33, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP65:%.*]] = icmp ne i32 [[TMP64]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP65]], label [[OMP_OFFLOAD_FAILED15:%.*]], label [[OMP_OFFLOAD_CONT16:%.*]]
 | 
						|
// CHECK9:       omp_offload.failed15:
 | 
						|
// CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l50(i64 [[TMP34]], i32* [[TMP35]], i32* [[TMP36]], i32* [[TMP37]]) #[[ATTR2]]
 | 
						|
// CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT16]]
 | 
						|
// CHECK9:       omp_offload.cont16:
 | 
						|
// CHECK9-NEXT:    [[TMP66:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV17:%.*]] = bitcast i64* [[CH_CASTED]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP66]], i32* [[CONV17]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP67:%.*]] = load i64, i64* [[CH_CASTED]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP68:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV19:%.*]] = bitcast i64* [[N_CASTED18]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP68]], i32* [[CONV19]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP69:%.*]] = load i64, i64* [[N_CASTED18]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP70:%.*]] = load i32*, i32** [[A]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP71:%.*]] = load i32*, i32** [[B]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP72:%.*]] = load i32*, i32** [[C]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP73:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP74:%.*]] = bitcast i8** [[TMP73]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP67]], i64* [[TMP74]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP75:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP76:%.*]] = bitcast i8** [[TMP75]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP67]], i64* [[TMP76]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP77:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 0
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP77]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP78:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP79:%.*]] = bitcast i8** [[TMP78]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP69]], i64* [[TMP79]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP80:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP81:%.*]] = bitcast i8** [[TMP80]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP69]], i64* [[TMP81]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP82:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 1
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP82]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP83:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP84:%.*]] = bitcast i8** [[TMP83]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP70]], i32** [[TMP84]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP85:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP86:%.*]] = bitcast i8** [[TMP85]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP70]], i32** [[TMP86]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP87:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 2
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP87]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP88:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP89:%.*]] = bitcast i8** [[TMP88]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP71]], i32** [[TMP89]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP90:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP91:%.*]] = bitcast i8** [[TMP90]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP71]], i32** [[TMP91]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP92:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 3
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP92]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP93:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 4
 | 
						|
// CHECK9-NEXT:    [[TMP94:%.*]] = bitcast i8** [[TMP93]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP72]], i32** [[TMP94]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP95:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 4
 | 
						|
// CHECK9-NEXT:    [[TMP96:%.*]] = bitcast i8** [[TMP95]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP72]], i32** [[TMP96]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP97:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 4
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP97]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP98:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP99:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP100:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP100]], i32* [[DOTCAPTURE_EXPR_24]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP101:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_24]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB26:%.*]] = sub nsw i32 [[TMP101]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV27:%.*]] = sdiv i32 [[SUB26]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB28:%.*]] = sub nsw i32 [[DIV27]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB28]], i32* [[DOTCAPTURE_EXPR_25]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP102:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_25]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD29:%.*]] = add nsw i32 [[TMP102]], 1
 | 
						|
// CHECK9-NEXT:    [[TMP103:%.*]] = zext i32 [[ADD29]] to i64
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP103]])
 | 
						|
// CHECK9-NEXT:    [[TMP104:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l58.region_id, i32 5, i8** [[TMP98]], i8** [[TMP99]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.36, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.37, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP105:%.*]] = icmp ne i32 [[TMP104]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP105]], label [[OMP_OFFLOAD_FAILED30:%.*]], label [[OMP_OFFLOAD_CONT31:%.*]]
 | 
						|
// CHECK9:       omp_offload.failed30:
 | 
						|
// CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l58(i64 [[TMP67]], i64 [[TMP69]], i32* [[TMP70]], i32* [[TMP71]], i32* [[TMP72]]) #[[ATTR2]]
 | 
						|
// CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT31]]
 | 
						|
// CHECK9:       omp_offload.cont31:
 | 
						|
// CHECK9-NEXT:    [[TMP106:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV33:%.*]] = bitcast i64* [[N_CASTED32]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP106]], i32* [[CONV33]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP107:%.*]] = load i64, i64* [[N_CASTED32]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP108:%.*]] = load i32*, i32** [[A]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP109:%.*]] = load i32*, i32** [[B]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP110:%.*]] = load i32*, i32** [[C]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP111:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP112:%.*]] = bitcast i8** [[TMP111]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP107]], i64* [[TMP112]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP113:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP114:%.*]] = bitcast i8** [[TMP113]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP107]], i64* [[TMP114]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP115:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 0
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP115]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP116:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP117:%.*]] = bitcast i8** [[TMP116]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP108]], i32** [[TMP117]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP118:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP119:%.*]] = bitcast i8** [[TMP118]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP108]], i32** [[TMP119]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP120:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 1
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP120]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP121:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP122:%.*]] = bitcast i8** [[TMP121]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP109]], i32** [[TMP122]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP123:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP124:%.*]] = bitcast i8** [[TMP123]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP109]], i32** [[TMP124]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP125:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 2
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP125]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP126:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP127:%.*]] = bitcast i8** [[TMP126]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP110]], i32** [[TMP127]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP128:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP129:%.*]] = bitcast i8** [[TMP128]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP110]], i32** [[TMP129]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP130:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 3
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP130]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP131:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP132:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP133:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP133]], i32* [[DOTCAPTURE_EXPR_38]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP134:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_38]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB40:%.*]] = sub nsw i32 [[TMP134]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV41:%.*]] = sdiv i32 [[SUB40]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB42:%.*]] = sub nsw i32 [[DIV41]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB42]], i32* [[DOTCAPTURE_EXPR_39]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP135:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_39]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD43:%.*]] = add nsw i32 [[TMP135]], 1
 | 
						|
// CHECK9-NEXT:    [[TMP136:%.*]] = zext i32 [[ADD43]] to i64
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP136]])
 | 
						|
// CHECK9-NEXT:    [[TMP137:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l66.region_id, i32 4, i8** [[TMP131]], i8** [[TMP132]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.40, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.41, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP138:%.*]] = icmp ne i32 [[TMP137]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP138]], label [[OMP_OFFLOAD_FAILED44:%.*]], label [[OMP_OFFLOAD_CONT45:%.*]]
 | 
						|
// CHECK9:       omp_offload.failed44:
 | 
						|
// CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l66(i64 [[TMP107]], i32* [[TMP108]], i32* [[TMP109]], i32* [[TMP110]]) #[[ATTR2]]
 | 
						|
// CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT45]]
 | 
						|
// CHECK9:       omp_offload.cont45:
 | 
						|
// CHECK9-NEXT:    [[TMP139:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV47:%.*]] = bitcast i64* [[CH_CASTED46]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP139]], i32* [[CONV47]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP140:%.*]] = load i64, i64* [[CH_CASTED46]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP141:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV49:%.*]] = bitcast i64* [[N_CASTED48]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP141]], i32* [[CONV49]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP142:%.*]] = load i64, i64* [[N_CASTED48]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP143:%.*]] = load i32*, i32** [[A]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP144:%.*]] = load i32*, i32** [[B]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP145:%.*]] = load i32*, i32** [[C]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP146:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP147:%.*]] = bitcast i8** [[TMP146]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP140]], i64* [[TMP147]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP148:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP149:%.*]] = bitcast i8** [[TMP148]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP140]], i64* [[TMP149]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP150:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 0
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP150]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP151:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP152:%.*]] = bitcast i8** [[TMP151]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP142]], i64* [[TMP152]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP153:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP154:%.*]] = bitcast i8** [[TMP153]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP142]], i64* [[TMP154]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP155:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 1
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP155]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP156:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP157:%.*]] = bitcast i8** [[TMP156]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP143]], i32** [[TMP157]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP158:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP159:%.*]] = bitcast i8** [[TMP158]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP143]], i32** [[TMP159]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP160:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 2
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP160]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP161:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP162:%.*]] = bitcast i8** [[TMP161]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP144]], i32** [[TMP162]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP163:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP164:%.*]] = bitcast i8** [[TMP163]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP144]], i32** [[TMP164]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP165:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 3
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP165]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP166:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 4
 | 
						|
// CHECK9-NEXT:    [[TMP167:%.*]] = bitcast i8** [[TMP166]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP145]], i32** [[TMP167]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP168:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 4
 | 
						|
// CHECK9-NEXT:    [[TMP169:%.*]] = bitcast i8** [[TMP168]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP145]], i32** [[TMP169]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP170:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 4
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP170]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP171:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP172:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP173:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP173]], i32* [[DOTCAPTURE_EXPR_54]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP174:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_54]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB56:%.*]] = sub nsw i32 [[TMP174]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV57:%.*]] = sdiv i32 [[SUB56]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB58:%.*]] = sub nsw i32 [[DIV57]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB58]], i32* [[DOTCAPTURE_EXPR_55]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP175:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_55]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD59:%.*]] = add nsw i32 [[TMP175]], 1
 | 
						|
// CHECK9-NEXT:    [[TMP176:%.*]] = zext i32 [[ADD59]] to i64
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP176]])
 | 
						|
// CHECK9-NEXT:    [[TMP177:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l74.region_id, i32 5, i8** [[TMP171]], i8** [[TMP172]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.44, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.45, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP178:%.*]] = icmp ne i32 [[TMP177]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP178]], label [[OMP_OFFLOAD_FAILED60:%.*]], label [[OMP_OFFLOAD_CONT61:%.*]]
 | 
						|
// CHECK9:       omp_offload.failed60:
 | 
						|
// CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l74(i64 [[TMP140]], i64 [[TMP142]], i32* [[TMP143]], i32* [[TMP144]], i32* [[TMP145]]) #[[ATTR2]]
 | 
						|
// CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT61]]
 | 
						|
// CHECK9:       omp_offload.cont61:
 | 
						|
// CHECK9-NEXT:    [[TMP179:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV63:%.*]] = bitcast i64* [[N_CASTED62]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP179]], i32* [[CONV63]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP180:%.*]] = load i64, i64* [[N_CASTED62]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP181:%.*]] = load i32*, i32** [[A]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP182:%.*]] = load i32*, i32** [[B]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP183:%.*]] = load i32*, i32** [[C]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP184:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP185:%.*]] = bitcast i8** [[TMP184]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP180]], i64* [[TMP185]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP186:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP187:%.*]] = bitcast i8** [[TMP186]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP180]], i64* [[TMP187]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP188:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 0
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP188]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP189:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP190:%.*]] = bitcast i8** [[TMP189]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP181]], i32** [[TMP190]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP191:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP192:%.*]] = bitcast i8** [[TMP191]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP181]], i32** [[TMP192]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP193:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 1
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP193]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP194:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP195:%.*]] = bitcast i8** [[TMP194]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP182]], i32** [[TMP195]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP196:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP197:%.*]] = bitcast i8** [[TMP196]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP182]], i32** [[TMP197]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP198:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 2
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP198]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP199:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP200:%.*]] = bitcast i8** [[TMP199]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP183]], i32** [[TMP200]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP201:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP202:%.*]] = bitcast i8** [[TMP201]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP183]], i32** [[TMP202]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP203:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 3
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP203]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP204:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP205:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP206:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP206]], i32* [[DOTCAPTURE_EXPR_68]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP207:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_68]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB70:%.*]] = sub nsw i32 [[TMP207]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV71:%.*]] = sdiv i32 [[SUB70]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB72:%.*]] = sub nsw i32 [[DIV71]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB72]], i32* [[DOTCAPTURE_EXPR_69]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP208:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_69]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD73:%.*]] = add nsw i32 [[TMP208]], 1
 | 
						|
// CHECK9-NEXT:    [[TMP209:%.*]] = zext i32 [[ADD73]] to i64
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP209]])
 | 
						|
// CHECK9-NEXT:    [[TMP210:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l82.region_id, i32 4, i8** [[TMP204]], i8** [[TMP205]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.48, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.49, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP211:%.*]] = icmp ne i32 [[TMP210]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP211]], label [[OMP_OFFLOAD_FAILED74:%.*]], label [[OMP_OFFLOAD_CONT75:%.*]]
 | 
						|
// CHECK9:       omp_offload.failed74:
 | 
						|
// CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l82(i64 [[TMP180]], i32* [[TMP181]], i32* [[TMP182]], i32* [[TMP183]]) #[[ATTR2]]
 | 
						|
// CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT75]]
 | 
						|
// CHECK9:       omp_offload.cont75:
 | 
						|
// CHECK9-NEXT:    [[TMP212:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV77:%.*]] = bitcast i64* [[CH_CASTED76]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP212]], i32* [[CONV77]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP213:%.*]] = load i64, i64* [[CH_CASTED76]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP214:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    [[CONV79:%.*]] = bitcast i64* [[N_CASTED78]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP214]], i32* [[CONV79]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP215:%.*]] = load i64, i64* [[N_CASTED78]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP216:%.*]] = load i32*, i32** [[A]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP217:%.*]] = load i32*, i32** [[B]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP218:%.*]] = load i32*, i32** [[C]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP219:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP220:%.*]] = bitcast i8** [[TMP219]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP213]], i64* [[TMP220]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP221:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP222:%.*]] = bitcast i8** [[TMP221]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP213]], i64* [[TMP222]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP223:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 0
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP223]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP224:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP225:%.*]] = bitcast i8** [[TMP224]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP215]], i64* [[TMP225]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP226:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 1
 | 
						|
// CHECK9-NEXT:    [[TMP227:%.*]] = bitcast i8** [[TMP226]] to i64*
 | 
						|
// CHECK9-NEXT:    store i64 [[TMP215]], i64* [[TMP227]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP228:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 1
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP228]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP229:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP230:%.*]] = bitcast i8** [[TMP229]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP216]], i32** [[TMP230]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP231:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 2
 | 
						|
// CHECK9-NEXT:    [[TMP232:%.*]] = bitcast i8** [[TMP231]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP216]], i32** [[TMP232]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP233:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 2
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP233]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP234:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP235:%.*]] = bitcast i8** [[TMP234]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP217]], i32** [[TMP235]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP236:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 3
 | 
						|
// CHECK9-NEXT:    [[TMP237:%.*]] = bitcast i8** [[TMP236]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP217]], i32** [[TMP237]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP238:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 3
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP238]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP239:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 4
 | 
						|
// CHECK9-NEXT:    [[TMP240:%.*]] = bitcast i8** [[TMP239]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP218]], i32** [[TMP240]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP241:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 4
 | 
						|
// CHECK9-NEXT:    [[TMP242:%.*]] = bitcast i8** [[TMP241]] to i32**
 | 
						|
// CHECK9-NEXT:    store i32* [[TMP218]], i32** [[TMP242]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP243:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 4
 | 
						|
// CHECK9-NEXT:    store i8* null, i8** [[TMP243]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP244:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP245:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 0
 | 
						|
// CHECK9-NEXT:    [[TMP246:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP246]], i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP247:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB86:%.*]] = sub nsw i32 [[TMP247]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV87:%.*]] = sdiv i32 [[SUB86]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB88:%.*]] = sub nsw i32 [[DIV87]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB88]], i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP248:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD89:%.*]] = add nsw i32 [[TMP248]], 1
 | 
						|
// CHECK9-NEXT:    [[TMP249:%.*]] = zext i32 [[ADD89]] to i64
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP249]])
 | 
						|
// CHECK9-NEXT:    [[TMP250:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l90.region_id, i32 5, i8** [[TMP244]], i8** [[TMP245]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.52, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.53, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP251:%.*]] = icmp ne i32 [[TMP250]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP251]], label [[OMP_OFFLOAD_FAILED90:%.*]], label [[OMP_OFFLOAD_CONT91:%.*]]
 | 
						|
// CHECK9:       omp_offload.failed90:
 | 
						|
// CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l90(i64 [[TMP213]], i64 [[TMP215]], i32* [[TMP216]], i32* [[TMP217]], i32* [[TMP218]]) #[[ATTR2]]
 | 
						|
// CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT91]]
 | 
						|
// CHECK9:       omp_offload.cont91:
 | 
						|
// CHECK9-NEXT:    ret i32 0
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42
 | 
						|
// CHECK9-SAME: (i64 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..26 to void (i32*, i32*, ...)*), i32* [[CONV]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..26
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !62
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !62
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !62
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !62
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, i32**, i32**, i32**)* @.omp_outlined..27 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !62
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !62
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !62
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !62
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP63:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..27
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !65
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !65
 | 
						|
// CHECK9-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !65
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !65
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 8, !llvm.access.group !65
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !65
 | 
						|
// CHECK9-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !65
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 8, !llvm.access.group !65
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !65
 | 
						|
// CHECK9-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX8]], align 4, !llvm.access.group !65
 | 
						|
// CHECK9-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 8, !llvm.access.group !65
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !65
 | 
						|
// CHECK9-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD9]], i32* [[ARRAYIDX11]], align 4, !llvm.access.group !65
 | 
						|
// CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK9:       omp.body.continue:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !65
 | 
						|
// CHECK9-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !65
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP66:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l50
 | 
						|
// CHECK9-SAME: (i64 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..30 to void (i32*, i32*, ...)*), i32* [[CONV]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..30
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !68
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !68
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !68
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !68
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, i32**, i32**, i32**)* @.omp_outlined..31 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !68
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !68
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !68
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !68
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP69:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..31
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !71
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !71
 | 
						|
// CHECK9-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !71
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !71
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 8, !llvm.access.group !71
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !71
 | 
						|
// CHECK9-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !71
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 8, !llvm.access.group !71
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !71
 | 
						|
// CHECK9-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX8]], align 4, !llvm.access.group !71
 | 
						|
// CHECK9-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 8, !llvm.access.group !71
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !71
 | 
						|
// CHECK9-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD9]], i32* [[ARRAYIDX11]], align 4, !llvm.access.group !71
 | 
						|
// CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK9:       omp.body.continue:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !71
 | 
						|
// CHECK9-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !71
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP72:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l58
 | 
						|
// CHECK9-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..34 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..34
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, i32**, i32**, i32**)* @.omp_outlined..35 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], i32** [[TMP2]], i32** [[TMP3]], i32** [[TMP4]]), !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD6]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP27]], [[TMP28]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[CMP9:%.*]] = icmp sgt i32 [[TMP29]], [[TMP30]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
 | 
						|
// CHECK9:       cond.true10:
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    br label [[COND_END12:%.*]]
 | 
						|
// CHECK9:       cond.false11:
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    br label [[COND_END12]]
 | 
						|
// CHECK9:       cond.end12:
 | 
						|
// CHECK9-NEXT:    [[COND13:%.*]] = phi i32 [ [[TMP31]], [[COND_TRUE10]] ], [ [[TMP32]], [[COND_FALSE11]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND13]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP33]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !74
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP75:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP34:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP35:%.*]] = load i32, i32* [[TMP34]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP35]])
 | 
						|
// CHECK9-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP37:%.*]] = icmp ne i32 [[TMP36]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP37]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP38]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD16]], i32* [[I3]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..35
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !77
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !77
 | 
						|
// CHECK9-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !77
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !77
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 8, !llvm.access.group !77
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !77
 | 
						|
// CHECK9-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !77
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 8, !llvm.access.group !77
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !77
 | 
						|
// CHECK9-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX8]], align 4, !llvm.access.group !77
 | 
						|
// CHECK9-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 8, !llvm.access.group !77
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !77
 | 
						|
// CHECK9-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD9]], i32* [[ARRAYIDX11]], align 4, !llvm.access.group !77
 | 
						|
// CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK9:       omp.body.continue:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !77
 | 
						|
// CHECK9-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !77
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP78:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l66
 | 
						|
// CHECK9-SAME: (i64 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..38 to void (i32*, i32*, ...)*), i32* [[CONV]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..38
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !80
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !80
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !80
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !80
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, i32**, i32**, i32**)* @.omp_outlined..39 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !80
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !80
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !80
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !80
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP81:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..39
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !83
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !83
 | 
						|
// CHECK9-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !83
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !83
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 8, !llvm.access.group !83
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !83
 | 
						|
// CHECK9-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !83
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 8, !llvm.access.group !83
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !83
 | 
						|
// CHECK9-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX8]], align 4, !llvm.access.group !83
 | 
						|
// CHECK9-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 8, !llvm.access.group !83
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !83
 | 
						|
// CHECK9-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD9]], i32* [[ARRAYIDX11]], align 4, !llvm.access.group !83
 | 
						|
// CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK9:       omp.body.continue:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !83
 | 
						|
// CHECK9-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !83
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP84:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l74
 | 
						|
// CHECK9-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..42 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..42
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !86
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !86
 | 
						|
// CHECK9-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !86
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !86
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !86
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP23]], i32* [[CONV]], align 4, !llvm.access.group !86
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED]], align 8, !llvm.access.group !86
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, i32**, i32**, i32**, i64)* @.omp_outlined..43 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], i32** [[TMP2]], i32** [[TMP3]], i32** [[TMP4]], i64 [[TMP24]]), !llvm.access.group !86
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !86
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !86
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !86
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP87:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[TMP27]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP28]])
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = icmp ne i32 [[TMP29]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP30]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..43
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I6:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV4:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV5:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV4]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV5]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[CONV]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[TMP11]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP12]], i32 33, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV7:%.*]] = trunc i64 [[TMP14]] to i32
 | 
						|
// CHECK9-NEXT:    [[CMP8:%.*]] = icmp sgt i32 [[TMP13]], [[CONV7]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP8]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV9:%.*]] = trunc i64 [[TMP15]] to i32
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[CONV9]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP10:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP10]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.body:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !89
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !89
 | 
						|
// CHECK9-NEXT:    [[CMP11:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP11]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !89
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[I6]], align 4, !llvm.access.group !89
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP2]], align 8, !llvm.access.group !89
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !89
 | 
						|
// CHECK9-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i64 [[IDXPROM]]
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !89
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP3]], align 8, !llvm.access.group !89
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !89
 | 
						|
// CHECK9-NEXT:    [[IDXPROM12:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX13:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i64 [[IDXPROM12]]
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[ARRAYIDX13]], align 4, !llvm.access.group !89
 | 
						|
// CHECK9-NEXT:    [[ADD14:%.*]] = add nsw i32 [[TMP25]], [[TMP28]]
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[TMP1]], align 8, !llvm.access.group !89
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !89
 | 
						|
// CHECK9-NEXT:    [[IDXPROM15:%.*]] = sext i32 [[TMP30]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX16:%.*]] = getelementptr inbounds i32, i32* [[TMP29]], i64 [[IDXPROM15]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD14]], i32* [[ARRAYIDX16]], align 4, !llvm.access.group !89
 | 
						|
// CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK9:       omp.body.continue:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !89
 | 
						|
// CHECK9-NEXT:    [[ADD17:%.*]] = add nsw i32 [[TMP31]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD17]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !89
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP90:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD18:%.*]] = add nsw i32 [[TMP32]], [[TMP33]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD18]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    [[ADD19:%.*]] = add nsw i32 [[TMP34]], [[TMP35]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD19]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK9:       omp.dispatch.end:
 | 
						|
// CHECK9-NEXT:    [[TMP36:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP37:%.*]] = load i32, i32* [[TMP36]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP37]])
 | 
						|
// CHECK9-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP39:%.*]] = icmp ne i32 [[TMP38]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP39]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB20:%.*]] = sub nsw i32 [[TMP40]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV21:%.*]] = sdiv i32 [[SUB20]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL22:%.*]] = mul nsw i32 [[DIV21]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD23:%.*]] = add nsw i32 0, [[MUL22]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD23]], i32* [[I6]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l82
 | 
						|
// CHECK9-SAME: (i64 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..46 to void (i32*, i32*, ...)*), i32* [[CONV]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..46
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !92
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !92
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !92
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !92
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, i32**, i32**, i32**)* @.omp_outlined..47 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !92
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !92
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !92
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !92
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP93:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..47
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[TMP12]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[TMP14]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP15]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK9-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.body:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !95
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !95
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !95
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !95
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[TMP2]], align 8, !llvm.access.group !95
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !95
 | 
						|
// CHECK9-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP22]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP21]], i64 [[IDXPROM]]
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !95
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32*, i32** [[TMP3]], align 8, !llvm.access.group !95
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !95
 | 
						|
// CHECK9-NEXT:    [[IDXPROM6:%.*]] = sext i32 [[TMP25]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds i32, i32* [[TMP24]], i64 [[IDXPROM6]]
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load i32, i32* [[ARRAYIDX7]], align 4, !llvm.access.group !95
 | 
						|
// CHECK9-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP23]], [[TMP26]]
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[TMP1]], align 8, !llvm.access.group !95
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !95
 | 
						|
// CHECK9-NEXT:    [[IDXPROM9:%.*]] = sext i32 [[TMP28]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX10:%.*]] = getelementptr inbounds i32, i32* [[TMP27]], i64 [[IDXPROM9]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD8]], i32* [[ARRAYIDX10]], align 4, !llvm.access.group !95
 | 
						|
// CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK9:       omp.body.continue:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !95
 | 
						|
// CHECK9-NEXT:    [[ADD11:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD11]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !95
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP96:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.inc:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK9:       omp.dispatch.end:
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = icmp ne i32 [[TMP30]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP31]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB12:%.*]] = sub nsw i32 [[TMP32]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV13:%.*]] = sdiv i32 [[SUB12]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL14:%.*]] = mul nsw i32 [[DIV13]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD15:%.*]] = add nsw i32 0, [[MUL14]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD15]], i32* [[I4]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l90
 | 
						|
// CHECK9-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..50 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..50
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK9:       cond.true:
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK9:       cond.false:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK9:       cond.end:
 | 
						|
// CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !98
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !98
 | 
						|
// CHECK9-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !98
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !98
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !98
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED]] to i32*
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP23]], i32* [[CONV]], align 4, !llvm.access.group !98
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED]], align 8, !llvm.access.group !98
 | 
						|
// CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, i32**, i32**, i32**, i64)* @.omp_outlined..51 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], i32** [[TMP2]], i32** [[TMP3]], i32** [[TMP4]], i64 [[TMP24]]), !llvm.access.group !98
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !98
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !98
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !98
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP99:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK9:       omp.loop.exit:
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[TMP27]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP28]])
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = icmp ne i32 [[TMP29]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP30]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..51
 | 
						|
// CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    [[I6:%.*]] = alloca i32, align 4
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
 | 
						|
// CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK9-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK9:       omp.precond.then:
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV4:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[CONV5:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV4]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[CONV5]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[CONV]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP13:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[TMP13]], align 4
 | 
						|
// CHECK9-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP15:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[TMP15]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP16]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK9-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.body:
 | 
						|
// CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK9-NEXT:    store i32 [[TMP18]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.cond:
 | 
						|
// CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !101
 | 
						|
// CHECK9-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !101
 | 
						|
// CHECK9-NEXT:    [[CMP7:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK9-NEXT:    br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.body:
 | 
						|
// CHECK9-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !101
 | 
						|
// CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD]], i32* [[I6]], align 4, !llvm.access.group !101
 | 
						|
// CHECK9-NEXT:    [[TMP22:%.*]] = load i32*, i32** [[TMP2]], align 8, !llvm.access.group !101
 | 
						|
// CHECK9-NEXT:    [[TMP23:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !101
 | 
						|
// CHECK9-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP23]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP22]], i64 [[IDXPROM]]
 | 
						|
// CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !101
 | 
						|
// CHECK9-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[TMP3]], align 8, !llvm.access.group !101
 | 
						|
// CHECK9-NEXT:    [[TMP26:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !101
 | 
						|
// CHECK9-NEXT:    [[IDXPROM8:%.*]] = sext i32 [[TMP26]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX9:%.*]] = getelementptr inbounds i32, i32* [[TMP25]], i64 [[IDXPROM8]]
 | 
						|
// CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[ARRAYIDX9]], align 4, !llvm.access.group !101
 | 
						|
// CHECK9-NEXT:    [[ADD10:%.*]] = add nsw i32 [[TMP24]], [[TMP27]]
 | 
						|
// CHECK9-NEXT:    [[TMP28:%.*]] = load i32*, i32** [[TMP1]], align 8, !llvm.access.group !101
 | 
						|
// CHECK9-NEXT:    [[TMP29:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !101
 | 
						|
// CHECK9-NEXT:    [[IDXPROM11:%.*]] = sext i32 [[TMP29]] to i64
 | 
						|
// CHECK9-NEXT:    [[ARRAYIDX12:%.*]] = getelementptr inbounds i32, i32* [[TMP28]], i64 [[IDXPROM11]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD10]], i32* [[ARRAYIDX12]], align 4, !llvm.access.group !101
 | 
						|
// CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK9:       omp.body.continue:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK9:       omp.inner.for.inc:
 | 
						|
// CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !101
 | 
						|
// CHECK9-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP30]], 1
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD13]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !101
 | 
						|
// CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP102:![0-9]+]]
 | 
						|
// CHECK9:       omp.inner.for.end:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK9:       omp.dispatch.inc:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK9:       omp.dispatch.end:
 | 
						|
// CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK9-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK9-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK9:       .omp.final.then:
 | 
						|
// CHECK9-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK9-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK9-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK9-NEXT:    [[MUL16:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK9-NEXT:    [[ADD17:%.*]] = add nsw i32 0, [[MUL16]]
 | 
						|
// CHECK9-NEXT:    store i32 [[ADD17]], i32* [[I6]], align 4
 | 
						|
// CHECK9-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK9:       .omp.final.done:
 | 
						|
// CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK9:       omp.precond.end:
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK9-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
 | 
						|
// CHECK9-SAME: () #[[ATTR4:[0-9]+]] {
 | 
						|
// CHECK9-NEXT:  entry:
 | 
						|
// CHECK9-NEXT:    call void @__tgt_register_requires(i64 1)
 | 
						|
// CHECK9-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK10-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[A:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[B:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[C:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[N_CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[N_CASTED3:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_BASEPTRS5:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_PTRS6:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_MAPPERS7:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[_TMP8:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_9:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_10:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[CH_CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_CASTED18:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_BASEPTRS20:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_PTRS21:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_MAPPERS22:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[_TMP23:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_24:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_25:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[N_CASTED32:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_BASEPTRS34:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_PTRS35:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_MAPPERS36:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[_TMP37:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_38:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_39:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[CH_CASTED46:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_CASTED48:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_BASEPTRS50:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_PTRS51:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_MAPPERS52:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[_TMP53:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_54:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_55:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[N_CASTED62:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_BASEPTRS64:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_PTRS65:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_MAPPERS66:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[_TMP67:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_68:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_69:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[CH_CASTED76:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_CASTED78:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_BASEPTRS80:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_PTRS81:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_MAPPERS82:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[_TMP83:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_84:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_85:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_CASTED]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP0]], i32* [[CONV]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i64, i64* [[N_CASTED]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load double*, double** [[A]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load double*, double** [[B]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load double*, double** [[C]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = bitcast i8** [[TMP5]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP1]], i64* [[TMP6]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = bitcast i8** [[TMP7]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP1]], i64* [[TMP8]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP9]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = bitcast i8** [[TMP10]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP2]], double** [[TMP11]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = bitcast i8** [[TMP12]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP2]], double** [[TMP13]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 1
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP14]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = bitcast i8** [[TMP15]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP3]], double** [[TMP16]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = bitcast i8** [[TMP17]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP3]], double** [[TMP18]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 2
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP19]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = bitcast i8** [[TMP20]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP4]], double** [[TMP21]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = bitcast i8** [[TMP22]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP4]], double** [[TMP23]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 3
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP24]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP27]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP28]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = zext i32 [[ADD]] to i64
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3:[0-9]+]], i64 -1, i64 [[TMP30]])
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l368.region_id, i32 4, i8** [[TMP25]], i8** [[TMP26]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP32]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
 | 
						|
// CHECK10:       omp_offload.failed:
 | 
						|
// CHECK10-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l368(i64 [[TMP1]], double* [[TMP2]], double* [[TMP3]], double* [[TMP4]]) #[[ATTR2:[0-9]+]]
 | 
						|
// CHECK10-NEXT:    br label [[OMP_OFFLOAD_CONT]]
 | 
						|
// CHECK10:       omp_offload.cont:
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV4:%.*]] = bitcast i64* [[N_CASTED3]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP33]], i32* [[CONV4]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP34:%.*]] = load i64, i64* [[N_CASTED3]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP35:%.*]] = load double*, double** [[A]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP36:%.*]] = load double*, double** [[B]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP37:%.*]] = load double*, double** [[C]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP38:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP39:%.*]] = bitcast i8** [[TMP38]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP34]], i64* [[TMP39]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP40:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP41:%.*]] = bitcast i8** [[TMP40]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP34]], i64* [[TMP41]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP42:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 0
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP42]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP43:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP44:%.*]] = bitcast i8** [[TMP43]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP35]], double** [[TMP44]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP45:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP46:%.*]] = bitcast i8** [[TMP45]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP35]], double** [[TMP46]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP47:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 1
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP47]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP48:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP49:%.*]] = bitcast i8** [[TMP48]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP36]], double** [[TMP49]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP50:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP51:%.*]] = bitcast i8** [[TMP50]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP36]], double** [[TMP51]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP52:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 2
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP52]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP53:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP54:%.*]] = bitcast i8** [[TMP53]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP37]], double** [[TMP54]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP55:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP56:%.*]] = bitcast i8** [[TMP55]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP37]], double** [[TMP56]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP57:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 3
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP57]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP58:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP59:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP60:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP60]], i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB11:%.*]] = sub nsw i32 [[TMP61]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV12:%.*]] = sdiv i32 [[SUB11]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[DIV12]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB13]], i32* [[DOTCAPTURE_EXPR_10]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP62:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_10]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD14:%.*]] = add nsw i32 [[TMP62]], 1
 | 
						|
// CHECK10-NEXT:    [[TMP63:%.*]] = zext i32 [[ADD14]] to i64
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP63]])
 | 
						|
// CHECK10-NEXT:    [[TMP64:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l407.region_id, i32 4, i8** [[TMP58]], i8** [[TMP59]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.4, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.5, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP65:%.*]] = icmp ne i32 [[TMP64]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP65]], label [[OMP_OFFLOAD_FAILED15:%.*]], label [[OMP_OFFLOAD_CONT16:%.*]]
 | 
						|
// CHECK10:       omp_offload.failed15:
 | 
						|
// CHECK10-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l407(i64 [[TMP34]], double* [[TMP35]], double* [[TMP36]], double* [[TMP37]]) #[[ATTR2]]
 | 
						|
// CHECK10-NEXT:    br label [[OMP_OFFLOAD_CONT16]]
 | 
						|
// CHECK10:       omp_offload.cont16:
 | 
						|
// CHECK10-NEXT:    [[TMP66:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV17:%.*]] = bitcast i64* [[CH_CASTED]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP66]], i32* [[CONV17]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP67:%.*]] = load i64, i64* [[CH_CASTED]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP68:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV19:%.*]] = bitcast i64* [[N_CASTED18]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP68]], i32* [[CONV19]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP69:%.*]] = load i64, i64* [[N_CASTED18]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP70:%.*]] = load double*, double** [[A]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP71:%.*]] = load double*, double** [[B]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP72:%.*]] = load double*, double** [[C]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP73:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP74:%.*]] = bitcast i8** [[TMP73]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP67]], i64* [[TMP74]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP75:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP76:%.*]] = bitcast i8** [[TMP75]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP67]], i64* [[TMP76]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP77:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 0
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP77]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP78:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP79:%.*]] = bitcast i8** [[TMP78]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP69]], i64* [[TMP79]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP80:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP81:%.*]] = bitcast i8** [[TMP80]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP69]], i64* [[TMP81]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP82:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 1
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP82]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP83:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP84:%.*]] = bitcast i8** [[TMP83]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP70]], double** [[TMP84]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP85:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP86:%.*]] = bitcast i8** [[TMP85]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP70]], double** [[TMP86]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP87:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 2
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP87]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP88:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP89:%.*]] = bitcast i8** [[TMP88]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP71]], double** [[TMP89]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP90:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP91:%.*]] = bitcast i8** [[TMP90]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP71]], double** [[TMP91]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP92:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 3
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP92]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP93:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 4
 | 
						|
// CHECK10-NEXT:    [[TMP94:%.*]] = bitcast i8** [[TMP93]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP72]], double** [[TMP94]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP95:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 4
 | 
						|
// CHECK10-NEXT:    [[TMP96:%.*]] = bitcast i8** [[TMP95]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP72]], double** [[TMP96]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP97:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 4
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP97]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP98:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP99:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP100:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP100]], i32* [[DOTCAPTURE_EXPR_24]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP101:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_24]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB26:%.*]] = sub nsw i32 [[TMP101]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV27:%.*]] = sdiv i32 [[SUB26]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB28:%.*]] = sub nsw i32 [[DIV27]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB28]], i32* [[DOTCAPTURE_EXPR_25]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP102:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_25]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD29:%.*]] = add nsw i32 [[TMP102]], 1
 | 
						|
// CHECK10-NEXT:    [[TMP103:%.*]] = zext i32 [[ADD29]] to i64
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP103]])
 | 
						|
// CHECK10-NEXT:    [[TMP104:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l446.region_id, i32 5, i8** [[TMP98]], i8** [[TMP99]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.8, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.9, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP105:%.*]] = icmp ne i32 [[TMP104]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP105]], label [[OMP_OFFLOAD_FAILED30:%.*]], label [[OMP_OFFLOAD_CONT31:%.*]]
 | 
						|
// CHECK10:       omp_offload.failed30:
 | 
						|
// CHECK10-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l446(i64 [[TMP67]], i64 [[TMP69]], double* [[TMP70]], double* [[TMP71]], double* [[TMP72]]) #[[ATTR2]]
 | 
						|
// CHECK10-NEXT:    br label [[OMP_OFFLOAD_CONT31]]
 | 
						|
// CHECK10:       omp_offload.cont31:
 | 
						|
// CHECK10-NEXT:    [[TMP106:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV33:%.*]] = bitcast i64* [[N_CASTED32]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP106]], i32* [[CONV33]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP107:%.*]] = load i64, i64* [[N_CASTED32]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP108:%.*]] = load double*, double** [[A]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP109:%.*]] = load double*, double** [[B]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP110:%.*]] = load double*, double** [[C]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP111:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP112:%.*]] = bitcast i8** [[TMP111]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP107]], i64* [[TMP112]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP113:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP114:%.*]] = bitcast i8** [[TMP113]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP107]], i64* [[TMP114]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP115:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 0
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP115]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP116:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP117:%.*]] = bitcast i8** [[TMP116]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP108]], double** [[TMP117]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP118:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP119:%.*]] = bitcast i8** [[TMP118]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP108]], double** [[TMP119]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP120:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 1
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP120]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP121:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP122:%.*]] = bitcast i8** [[TMP121]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP109]], double** [[TMP122]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP123:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP124:%.*]] = bitcast i8** [[TMP123]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP109]], double** [[TMP124]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP125:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 2
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP125]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP126:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP127:%.*]] = bitcast i8** [[TMP126]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP110]], double** [[TMP127]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP128:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP129:%.*]] = bitcast i8** [[TMP128]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP110]], double** [[TMP129]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP130:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 3
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP130]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP131:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP132:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP133:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP133]], i32* [[DOTCAPTURE_EXPR_38]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP134:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_38]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB40:%.*]] = sub nsw i32 [[TMP134]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV41:%.*]] = sdiv i32 [[SUB40]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB42:%.*]] = sub nsw i32 [[DIV41]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB42]], i32* [[DOTCAPTURE_EXPR_39]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP135:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_39]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD43:%.*]] = add nsw i32 [[TMP135]], 1
 | 
						|
// CHECK10-NEXT:    [[TMP136:%.*]] = zext i32 [[ADD43]] to i64
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP136]])
 | 
						|
// CHECK10-NEXT:    [[TMP137:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l477.region_id, i32 4, i8** [[TMP131]], i8** [[TMP132]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.12, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.13, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP138:%.*]] = icmp ne i32 [[TMP137]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP138]], label [[OMP_OFFLOAD_FAILED44:%.*]], label [[OMP_OFFLOAD_CONT45:%.*]]
 | 
						|
// CHECK10:       omp_offload.failed44:
 | 
						|
// CHECK10-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l477(i64 [[TMP107]], double* [[TMP108]], double* [[TMP109]], double* [[TMP110]]) #[[ATTR2]]
 | 
						|
// CHECK10-NEXT:    br label [[OMP_OFFLOAD_CONT45]]
 | 
						|
// CHECK10:       omp_offload.cont45:
 | 
						|
// CHECK10-NEXT:    [[TMP139:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV47:%.*]] = bitcast i64* [[CH_CASTED46]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP139]], i32* [[CONV47]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP140:%.*]] = load i64, i64* [[CH_CASTED46]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP141:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV49:%.*]] = bitcast i64* [[N_CASTED48]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP141]], i32* [[CONV49]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP142:%.*]] = load i64, i64* [[N_CASTED48]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP143:%.*]] = load double*, double** [[A]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP144:%.*]] = load double*, double** [[B]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP145:%.*]] = load double*, double** [[C]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP146:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP147:%.*]] = bitcast i8** [[TMP146]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP140]], i64* [[TMP147]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP148:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP149:%.*]] = bitcast i8** [[TMP148]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP140]], i64* [[TMP149]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP150:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 0
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP150]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP151:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP152:%.*]] = bitcast i8** [[TMP151]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP142]], i64* [[TMP152]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP153:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP154:%.*]] = bitcast i8** [[TMP153]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP142]], i64* [[TMP154]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP155:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 1
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP155]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP156:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP157:%.*]] = bitcast i8** [[TMP156]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP143]], double** [[TMP157]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP158:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP159:%.*]] = bitcast i8** [[TMP158]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP143]], double** [[TMP159]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP160:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 2
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP160]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP161:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP162:%.*]] = bitcast i8** [[TMP161]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP144]], double** [[TMP162]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP163:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP164:%.*]] = bitcast i8** [[TMP163]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP144]], double** [[TMP164]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP165:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 3
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP165]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP166:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 4
 | 
						|
// CHECK10-NEXT:    [[TMP167:%.*]] = bitcast i8** [[TMP166]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP145]], double** [[TMP167]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP168:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 4
 | 
						|
// CHECK10-NEXT:    [[TMP169:%.*]] = bitcast i8** [[TMP168]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP145]], double** [[TMP169]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP170:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 4
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP170]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP171:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP172:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP173:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP173]], i32* [[DOTCAPTURE_EXPR_54]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP174:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_54]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB56:%.*]] = sub nsw i32 [[TMP174]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV57:%.*]] = sdiv i32 [[SUB56]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB58:%.*]] = sub nsw i32 [[DIV57]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB58]], i32* [[DOTCAPTURE_EXPR_55]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP175:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_55]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD59:%.*]] = add nsw i32 [[TMP175]], 1
 | 
						|
// CHECK10-NEXT:    [[TMP176:%.*]] = zext i32 [[ADD59]] to i64
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP176]])
 | 
						|
// CHECK10-NEXT:    [[TMP177:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l505.region_id, i32 5, i8** [[TMP171]], i8** [[TMP172]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.16, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.17, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP178:%.*]] = icmp ne i32 [[TMP177]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP178]], label [[OMP_OFFLOAD_FAILED60:%.*]], label [[OMP_OFFLOAD_CONT61:%.*]]
 | 
						|
// CHECK10:       omp_offload.failed60:
 | 
						|
// CHECK10-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l505(i64 [[TMP140]], i64 [[TMP142]], double* [[TMP143]], double* [[TMP144]], double* [[TMP145]]) #[[ATTR2]]
 | 
						|
// CHECK10-NEXT:    br label [[OMP_OFFLOAD_CONT61]]
 | 
						|
// CHECK10:       omp_offload.cont61:
 | 
						|
// CHECK10-NEXT:    [[TMP179:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV63:%.*]] = bitcast i64* [[N_CASTED62]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP179]], i32* [[CONV63]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP180:%.*]] = load i64, i64* [[N_CASTED62]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP181:%.*]] = load double*, double** [[A]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP182:%.*]] = load double*, double** [[B]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP183:%.*]] = load double*, double** [[C]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP184:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP185:%.*]] = bitcast i8** [[TMP184]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP180]], i64* [[TMP185]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP186:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP187:%.*]] = bitcast i8** [[TMP186]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP180]], i64* [[TMP187]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP188:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 0
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP188]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP189:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP190:%.*]] = bitcast i8** [[TMP189]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP181]], double** [[TMP190]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP191:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP192:%.*]] = bitcast i8** [[TMP191]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP181]], double** [[TMP192]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP193:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 1
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP193]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP194:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP195:%.*]] = bitcast i8** [[TMP194]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP182]], double** [[TMP195]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP196:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP197:%.*]] = bitcast i8** [[TMP196]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP182]], double** [[TMP197]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP198:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 2
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP198]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP199:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP200:%.*]] = bitcast i8** [[TMP199]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP183]], double** [[TMP200]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP201:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP202:%.*]] = bitcast i8** [[TMP201]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP183]], double** [[TMP202]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP203:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 3
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP203]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP204:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP205:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP206:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP206]], i32* [[DOTCAPTURE_EXPR_68]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP207:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_68]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB70:%.*]] = sub nsw i32 [[TMP207]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV71:%.*]] = sdiv i32 [[SUB70]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB72:%.*]] = sub nsw i32 [[DIV71]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB72]], i32* [[DOTCAPTURE_EXPR_69]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP208:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_69]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD73:%.*]] = add nsw i32 [[TMP208]], 1
 | 
						|
// CHECK10-NEXT:    [[TMP209:%.*]] = zext i32 [[ADD73]] to i64
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP209]])
 | 
						|
// CHECK10-NEXT:    [[TMP210:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l535.region_id, i32 4, i8** [[TMP204]], i8** [[TMP205]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.20, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.21, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP211:%.*]] = icmp ne i32 [[TMP210]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP211]], label [[OMP_OFFLOAD_FAILED74:%.*]], label [[OMP_OFFLOAD_CONT75:%.*]]
 | 
						|
// CHECK10:       omp_offload.failed74:
 | 
						|
// CHECK10-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l535(i64 [[TMP180]], double* [[TMP181]], double* [[TMP182]], double* [[TMP183]]) #[[ATTR2]]
 | 
						|
// CHECK10-NEXT:    br label [[OMP_OFFLOAD_CONT75]]
 | 
						|
// CHECK10:       omp_offload.cont75:
 | 
						|
// CHECK10-NEXT:    [[TMP212:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV77:%.*]] = bitcast i64* [[CH_CASTED76]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP212]], i32* [[CONV77]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP213:%.*]] = load i64, i64* [[CH_CASTED76]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP214:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV79:%.*]] = bitcast i64* [[N_CASTED78]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP214]], i32* [[CONV79]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP215:%.*]] = load i64, i64* [[N_CASTED78]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP216:%.*]] = load double*, double** [[A]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP217:%.*]] = load double*, double** [[B]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP218:%.*]] = load double*, double** [[C]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP219:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP220:%.*]] = bitcast i8** [[TMP219]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP213]], i64* [[TMP220]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP221:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP222:%.*]] = bitcast i8** [[TMP221]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP213]], i64* [[TMP222]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP223:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 0
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP223]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP224:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP225:%.*]] = bitcast i8** [[TMP224]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP215]], i64* [[TMP225]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP226:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP227:%.*]] = bitcast i8** [[TMP226]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP215]], i64* [[TMP227]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP228:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 1
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP228]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP229:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP230:%.*]] = bitcast i8** [[TMP229]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP216]], double** [[TMP230]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP231:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP232:%.*]] = bitcast i8** [[TMP231]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP216]], double** [[TMP232]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP233:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 2
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP233]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP234:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP235:%.*]] = bitcast i8** [[TMP234]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP217]], double** [[TMP235]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP236:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP237:%.*]] = bitcast i8** [[TMP236]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP217]], double** [[TMP237]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP238:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 3
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP238]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP239:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 4
 | 
						|
// CHECK10-NEXT:    [[TMP240:%.*]] = bitcast i8** [[TMP239]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP218]], double** [[TMP240]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP241:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 4
 | 
						|
// CHECK10-NEXT:    [[TMP242:%.*]] = bitcast i8** [[TMP241]] to double**
 | 
						|
// CHECK10-NEXT:    store double* [[TMP218]], double** [[TMP242]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP243:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 4
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP243]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP244:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP245:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP246:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP246]], i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP247:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB86:%.*]] = sub nsw i32 [[TMP247]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV87:%.*]] = sdiv i32 [[SUB86]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB88:%.*]] = sub nsw i32 [[DIV87]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB88]], i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP248:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD89:%.*]] = add nsw i32 [[TMP248]], 1
 | 
						|
// CHECK10-NEXT:    [[TMP249:%.*]] = zext i32 [[ADD89]] to i64
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP249]])
 | 
						|
// CHECK10-NEXT:    [[TMP250:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l561.region_id, i32 5, i8** [[TMP244]], i8** [[TMP245]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.24, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.25, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP251:%.*]] = icmp ne i32 [[TMP250]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP251]], label [[OMP_OFFLOAD_FAILED90:%.*]], label [[OMP_OFFLOAD_CONT91:%.*]]
 | 
						|
// CHECK10:       omp_offload.failed90:
 | 
						|
// CHECK10-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l561(i64 [[TMP213]], i64 [[TMP215]], double* [[TMP216]], double* [[TMP217]], double* [[TMP218]]) #[[ATTR2]]
 | 
						|
// CHECK10-NEXT:    br label [[OMP_OFFLOAD_CONT91]]
 | 
						|
// CHECK10:       omp_offload.cont91:
 | 
						|
// CHECK10-NEXT:    [[CALL:%.*]] = call noundef signext i32 @_Z5tmainIiET_v()
 | 
						|
// CHECK10-NEXT:    ret i32 [[CALL]]
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l368
 | 
						|
// CHECK10-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1:[0-9]+]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined. to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined.
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !17
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !17
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !17
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !17
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..1 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !17
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !17
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !17
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !17
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP18:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..1
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2:[0-9]+]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !21
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !21
 | 
						|
// CHECK10-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !21
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !21
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !21
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !21
 | 
						|
// CHECK10-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !21
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !21
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !21
 | 
						|
// CHECK10-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !21
 | 
						|
// CHECK10-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !21
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !21
 | 
						|
// CHECK10-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK10-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !21
 | 
						|
// CHECK10-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK10:       omp.body.continue:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !21
 | 
						|
// CHECK10-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !21
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP22:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l407
 | 
						|
// CHECK10-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..2 to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..2
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !26
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !26
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..3 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !26
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !26
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !26
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !26
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP27:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..3
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !29
 | 
						|
// CHECK10-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !29
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !29
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !29
 | 
						|
// CHECK10-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !29
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !29
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !29
 | 
						|
// CHECK10-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !29
 | 
						|
// CHECK10-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !29
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !29
 | 
						|
// CHECK10-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK10-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !29
 | 
						|
// CHECK10-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK10:       omp.body.continue:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK10-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !29
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP30:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l446
 | 
						|
// CHECK10-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..6 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..6
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..7 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]]), !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD6]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP27]], [[TMP28]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[CMP9:%.*]] = icmp sgt i32 [[TMP29]], [[TMP30]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
 | 
						|
// CHECK10:       cond.true10:
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    br label [[COND_END12:%.*]]
 | 
						|
// CHECK10:       cond.false11:
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    br label [[COND_END12]]
 | 
						|
// CHECK10:       cond.end12:
 | 
						|
// CHECK10-NEXT:    [[COND13:%.*]] = phi i32 [ [[TMP31]], [[COND_TRUE10]] ], [ [[TMP32]], [[COND_FALSE11]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND13]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP33]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !32
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP33:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP34:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP35:%.*]] = load i32, i32* [[TMP34]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP35]])
 | 
						|
// CHECK10-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP37:%.*]] = icmp ne i32 [[TMP36]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP37]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP38]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD16]], i32* [[I3]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..7
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !35
 | 
						|
// CHECK10-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !35
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !35
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !35
 | 
						|
// CHECK10-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !35
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !35
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !35
 | 
						|
// CHECK10-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !35
 | 
						|
// CHECK10-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !35
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !35
 | 
						|
// CHECK10-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK10-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !35
 | 
						|
// CHECK10-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK10:       omp.body.continue:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK10-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !35
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP36:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l477
 | 
						|
// CHECK10-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..10 to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..10
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !38
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !38
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !38
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !38
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..11 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !38
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !38
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !38
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !38
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP39:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..11
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !41
 | 
						|
// CHECK10-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !41
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK10-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !41
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !41
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK10-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX8]], align 8, !llvm.access.group !41
 | 
						|
// CHECK10-NEXT:    [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !41
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !41
 | 
						|
// CHECK10-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK10-NEXT:    store double [[ADD9]], double* [[ARRAYIDX11]], align 8, !llvm.access.group !41
 | 
						|
// CHECK10-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK10:       omp.body.continue:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK10-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !41
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP42:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l505
 | 
						|
// CHECK10-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..14 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..14
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !44
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !44
 | 
						|
// CHECK10-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !44
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !44
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !44
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP23]], i32* [[CONV]], align 4, !llvm.access.group !44
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED]], align 8, !llvm.access.group !44
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**, i64)* @.omp_outlined..15 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i64 [[TMP24]]), !llvm.access.group !44
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !44
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !44
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !44
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP45:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[TMP27]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP28]])
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = icmp ne i32 [[TMP29]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP30]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..15
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I6:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV4:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV5:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV4]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV5]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32, i32* [[CONV]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[TMP11]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP12]], i32 33, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV7:%.*]] = trunc i64 [[TMP14]] to i32
 | 
						|
// CHECK10-NEXT:    [[CMP8:%.*]] = icmp sgt i32 [[TMP13]], [[CONV7]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP8]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV9:%.*]] = trunc i64 [[TMP15]] to i32
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[CONV9]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP10:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP10]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.body:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !47
 | 
						|
// CHECK10-NEXT:    [[CMP11:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP11]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[I6]], align 4, !llvm.access.group !47
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !47
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !47
 | 
						|
// CHECK10-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP23]], i64 [[IDXPROM]]
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !47
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !47
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !47
 | 
						|
// CHECK10-NEXT:    [[IDXPROM12:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX13:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM12]]
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load double, double* [[ARRAYIDX13]], align 8, !llvm.access.group !47
 | 
						|
// CHECK10-NEXT:    [[ADD14:%.*]] = fadd double [[TMP25]], [[TMP28]]
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !47
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !47
 | 
						|
// CHECK10-NEXT:    [[IDXPROM15:%.*]] = sext i32 [[TMP30]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX16:%.*]] = getelementptr inbounds double, double* [[TMP29]], i64 [[IDXPROM15]]
 | 
						|
// CHECK10-NEXT:    store double [[ADD14]], double* [[ARRAYIDX16]], align 8, !llvm.access.group !47
 | 
						|
// CHECK10-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK10:       omp.body.continue:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK10-NEXT:    [[ADD17:%.*]] = add nsw i32 [[TMP31]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD17]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !47
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP48:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD18:%.*]] = add nsw i32 [[TMP32]], [[TMP33]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD18]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD19:%.*]] = add nsw i32 [[TMP34]], [[TMP35]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD19]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK10:       omp.dispatch.end:
 | 
						|
// CHECK10-NEXT:    [[TMP36:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP37:%.*]] = load i32, i32* [[TMP36]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP37]])
 | 
						|
// CHECK10-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP39:%.*]] = icmp ne i32 [[TMP38]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP39]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB20:%.*]] = sub nsw i32 [[TMP40]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV21:%.*]] = sdiv i32 [[SUB20]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL22:%.*]] = mul nsw i32 [[DIV21]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD23:%.*]] = add nsw i32 0, [[MUL22]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD23]], i32* [[I6]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l535
 | 
						|
// CHECK10-SAME: (i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..18 to void (i32*, i32*, ...)*), i32* [[CONV]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..18
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !50
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !50
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !50
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !50
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**)* @.omp_outlined..19 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !50
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !50
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !50
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !50
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP51:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..19
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[TMP12]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[TMP14]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP15]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK10-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.body:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !53
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !53
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK10-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP22]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP21]], i64 [[IDXPROM]]
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !53
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !53
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK10-NEXT:    [[IDXPROM6:%.*]] = sext i32 [[TMP25]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds double, double* [[TMP24]], i64 [[IDXPROM6]]
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load double, double* [[ARRAYIDX7]], align 8, !llvm.access.group !53
 | 
						|
// CHECK10-NEXT:    [[ADD8:%.*]] = fadd double [[TMP23]], [[TMP26]]
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !53
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !53
 | 
						|
// CHECK10-NEXT:    [[IDXPROM9:%.*]] = sext i32 [[TMP28]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX10:%.*]] = getelementptr inbounds double, double* [[TMP27]], i64 [[IDXPROM9]]
 | 
						|
// CHECK10-NEXT:    store double [[ADD8]], double* [[ARRAYIDX10]], align 8, !llvm.access.group !53
 | 
						|
// CHECK10-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK10:       omp.body.continue:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK10-NEXT:    [[ADD11:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD11]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !53
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP54:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.inc:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK10:       omp.dispatch.end:
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = icmp ne i32 [[TMP30]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP31]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB12:%.*]] = sub nsw i32 [[TMP32]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV13:%.*]] = sdiv i32 [[SUB12]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL14:%.*]] = mul nsw i32 [[DIV13]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD15:%.*]] = add nsw i32 0, [[MUL14]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD15]], i32* [[I4]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l561
 | 
						|
// CHECK10-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[A]], double** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[B]], double** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double* [[C]], double** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..22 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..22
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !56
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !56
 | 
						|
// CHECK10-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !56
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !56
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !56
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP23]], i32* [[CONV]], align 4, !llvm.access.group !56
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED]], align 8, !llvm.access.group !56
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, double**, double**, double**, i64)* @.omp_outlined..23 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i64 [[TMP24]]), !llvm.access.group !56
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !56
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !56
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !56
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP57:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[TMP27]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP28]])
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = icmp ne i32 [[TMP29]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP30]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..23
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], double** noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I6:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV4:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV5:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV4]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV5]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32, i32* [[CONV]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[TMP13]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[TMP15]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP16]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK10-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.body:
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP18]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !59
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !59
 | 
						|
// CHECK10-NEXT:    [[CMP7:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !59
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[I6]], align 4, !llvm.access.group !59
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load double*, double** [[TMP2]], align 8, !llvm.access.group !59
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !59
 | 
						|
// CHECK10-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP23]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP22]], i64 [[IDXPROM]]
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !59
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load double*, double** [[TMP3]], align 8, !llvm.access.group !59
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !59
 | 
						|
// CHECK10-NEXT:    [[IDXPROM8:%.*]] = sext i32 [[TMP26]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX9:%.*]] = getelementptr inbounds double, double* [[TMP25]], i64 [[IDXPROM8]]
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load double, double* [[ARRAYIDX9]], align 8, !llvm.access.group !59
 | 
						|
// CHECK10-NEXT:    [[ADD10:%.*]] = fadd double [[TMP24]], [[TMP27]]
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load double*, double** [[TMP1]], align 8, !llvm.access.group !59
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !59
 | 
						|
// CHECK10-NEXT:    [[IDXPROM11:%.*]] = sext i32 [[TMP29]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX12:%.*]] = getelementptr inbounds double, double* [[TMP28]], i64 [[IDXPROM11]]
 | 
						|
// CHECK10-NEXT:    store double [[ADD10]], double* [[ARRAYIDX12]], align 8, !llvm.access.group !59
 | 
						|
// CHECK10-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK10:       omp.body.continue:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !59
 | 
						|
// CHECK10-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP30]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD13]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !59
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP60:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.inc:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK10:       omp.dispatch.end:
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL16:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD17:%.*]] = add nsw i32 0, [[MUL16]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD17]], i32* [[I6]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
 | 
						|
// CHECK10-SAME: () #[[ATTR3:[0-9]+]] comdat {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[A:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[B:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[C:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[N_CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[N_CASTED3:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_BASEPTRS5:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_PTRS6:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_MAPPERS7:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[_TMP8:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_9:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_10:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[CH_CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_CASTED18:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_BASEPTRS20:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_PTRS21:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_MAPPERS22:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[_TMP23:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_24:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_25:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[N_CASTED32:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_BASEPTRS34:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_PTRS35:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_MAPPERS36:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[_TMP37:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_38:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_39:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[CH_CASTED46:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_CASTED48:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_BASEPTRS50:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_PTRS51:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_MAPPERS52:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[_TMP53:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_54:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_55:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[N_CASTED62:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_BASEPTRS64:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_PTRS65:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_MAPPERS66:%.*]] = alloca [4 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[_TMP67:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_68:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_69:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[CH_CASTED76:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_CASTED78:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_BASEPTRS80:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_PTRS81:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOFFLOAD_MAPPERS82:%.*]] = alloca [5 x i8*], align 8
 | 
						|
// CHECK10-NEXT:    [[_TMP83:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_84:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_85:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_CASTED]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP0]], i32* [[CONV]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i64, i64* [[N_CASTED]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[B]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32*, i32** [[C]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = bitcast i8** [[TMP5]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP1]], i64* [[TMP6]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = bitcast i8** [[TMP7]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP1]], i64* [[TMP8]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP9]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = bitcast i8** [[TMP10]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP2]], i32** [[TMP11]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = bitcast i8** [[TMP12]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP2]], i32** [[TMP13]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 1
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP14]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = bitcast i8** [[TMP15]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP3]], i32** [[TMP16]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = bitcast i8** [[TMP17]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP3]], i32** [[TMP18]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 2
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP19]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = bitcast i8** [[TMP20]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP4]], i32** [[TMP21]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = bitcast i8** [[TMP22]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP4]], i32** [[TMP23]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 3
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP24]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP27]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP28]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = zext i32 [[ADD]] to i64
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP30]])
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42.region_id, i32 4, i8** [[TMP25]], i8** [[TMP26]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.28, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.29, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP32]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
 | 
						|
// CHECK10:       omp_offload.failed:
 | 
						|
// CHECK10-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42(i64 [[TMP1]], i32* [[TMP2]], i32* [[TMP3]], i32* [[TMP4]]) #[[ATTR2]]
 | 
						|
// CHECK10-NEXT:    br label [[OMP_OFFLOAD_CONT]]
 | 
						|
// CHECK10:       omp_offload.cont:
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV4:%.*]] = bitcast i64* [[N_CASTED3]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP33]], i32* [[CONV4]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP34:%.*]] = load i64, i64* [[N_CASTED3]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP35:%.*]] = load i32*, i32** [[A]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP36:%.*]] = load i32*, i32** [[B]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP37:%.*]] = load i32*, i32** [[C]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP38:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP39:%.*]] = bitcast i8** [[TMP38]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP34]], i64* [[TMP39]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP40:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP41:%.*]] = bitcast i8** [[TMP40]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP34]], i64* [[TMP41]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP42:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 0
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP42]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP43:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP44:%.*]] = bitcast i8** [[TMP43]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP35]], i32** [[TMP44]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP45:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP46:%.*]] = bitcast i8** [[TMP45]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP35]], i32** [[TMP46]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP47:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 1
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP47]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP48:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP49:%.*]] = bitcast i8** [[TMP48]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP36]], i32** [[TMP49]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP50:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP51:%.*]] = bitcast i8** [[TMP50]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP36]], i32** [[TMP51]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP52:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 2
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP52]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP53:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP54:%.*]] = bitcast i8** [[TMP53]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP37]], i32** [[TMP54]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP55:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP56:%.*]] = bitcast i8** [[TMP55]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP37]], i32** [[TMP56]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP57:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS7]], i64 0, i64 3
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP57]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP58:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS5]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP59:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS6]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP60:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP60]], i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB11:%.*]] = sub nsw i32 [[TMP61]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV12:%.*]] = sdiv i32 [[SUB11]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[DIV12]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB13]], i32* [[DOTCAPTURE_EXPR_10]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP62:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_10]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD14:%.*]] = add nsw i32 [[TMP62]], 1
 | 
						|
// CHECK10-NEXT:    [[TMP63:%.*]] = zext i32 [[ADD14]] to i64
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP63]])
 | 
						|
// CHECK10-NEXT:    [[TMP64:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l50.region_id, i32 4, i8** [[TMP58]], i8** [[TMP59]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.32, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.33, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP65:%.*]] = icmp ne i32 [[TMP64]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP65]], label [[OMP_OFFLOAD_FAILED15:%.*]], label [[OMP_OFFLOAD_CONT16:%.*]]
 | 
						|
// CHECK10:       omp_offload.failed15:
 | 
						|
// CHECK10-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l50(i64 [[TMP34]], i32* [[TMP35]], i32* [[TMP36]], i32* [[TMP37]]) #[[ATTR2]]
 | 
						|
// CHECK10-NEXT:    br label [[OMP_OFFLOAD_CONT16]]
 | 
						|
// CHECK10:       omp_offload.cont16:
 | 
						|
// CHECK10-NEXT:    [[TMP66:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV17:%.*]] = bitcast i64* [[CH_CASTED]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP66]], i32* [[CONV17]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP67:%.*]] = load i64, i64* [[CH_CASTED]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP68:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV19:%.*]] = bitcast i64* [[N_CASTED18]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP68]], i32* [[CONV19]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP69:%.*]] = load i64, i64* [[N_CASTED18]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP70:%.*]] = load i32*, i32** [[A]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP71:%.*]] = load i32*, i32** [[B]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP72:%.*]] = load i32*, i32** [[C]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP73:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP74:%.*]] = bitcast i8** [[TMP73]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP67]], i64* [[TMP74]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP75:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP76:%.*]] = bitcast i8** [[TMP75]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP67]], i64* [[TMP76]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP77:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 0
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP77]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP78:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP79:%.*]] = bitcast i8** [[TMP78]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP69]], i64* [[TMP79]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP80:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP81:%.*]] = bitcast i8** [[TMP80]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP69]], i64* [[TMP81]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP82:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 1
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP82]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP83:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP84:%.*]] = bitcast i8** [[TMP83]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP70]], i32** [[TMP84]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP85:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP86:%.*]] = bitcast i8** [[TMP85]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP70]], i32** [[TMP86]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP87:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 2
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP87]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP88:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP89:%.*]] = bitcast i8** [[TMP88]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP71]], i32** [[TMP89]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP90:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP91:%.*]] = bitcast i8** [[TMP90]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP71]], i32** [[TMP91]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP92:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 3
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP92]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP93:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 4
 | 
						|
// CHECK10-NEXT:    [[TMP94:%.*]] = bitcast i8** [[TMP93]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP72]], i32** [[TMP94]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP95:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 4
 | 
						|
// CHECK10-NEXT:    [[TMP96:%.*]] = bitcast i8** [[TMP95]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP72]], i32** [[TMP96]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP97:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS22]], i64 0, i64 4
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP97]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP98:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS20]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP99:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS21]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP100:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP100]], i32* [[DOTCAPTURE_EXPR_24]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP101:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_24]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB26:%.*]] = sub nsw i32 [[TMP101]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV27:%.*]] = sdiv i32 [[SUB26]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB28:%.*]] = sub nsw i32 [[DIV27]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB28]], i32* [[DOTCAPTURE_EXPR_25]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP102:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_25]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD29:%.*]] = add nsw i32 [[TMP102]], 1
 | 
						|
// CHECK10-NEXT:    [[TMP103:%.*]] = zext i32 [[ADD29]] to i64
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP103]])
 | 
						|
// CHECK10-NEXT:    [[TMP104:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l58.region_id, i32 5, i8** [[TMP98]], i8** [[TMP99]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.36, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.37, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP105:%.*]] = icmp ne i32 [[TMP104]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP105]], label [[OMP_OFFLOAD_FAILED30:%.*]], label [[OMP_OFFLOAD_CONT31:%.*]]
 | 
						|
// CHECK10:       omp_offload.failed30:
 | 
						|
// CHECK10-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l58(i64 [[TMP67]], i64 [[TMP69]], i32* [[TMP70]], i32* [[TMP71]], i32* [[TMP72]]) #[[ATTR2]]
 | 
						|
// CHECK10-NEXT:    br label [[OMP_OFFLOAD_CONT31]]
 | 
						|
// CHECK10:       omp_offload.cont31:
 | 
						|
// CHECK10-NEXT:    [[TMP106:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV33:%.*]] = bitcast i64* [[N_CASTED32]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP106]], i32* [[CONV33]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP107:%.*]] = load i64, i64* [[N_CASTED32]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP108:%.*]] = load i32*, i32** [[A]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP109:%.*]] = load i32*, i32** [[B]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP110:%.*]] = load i32*, i32** [[C]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP111:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP112:%.*]] = bitcast i8** [[TMP111]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP107]], i64* [[TMP112]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP113:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP114:%.*]] = bitcast i8** [[TMP113]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP107]], i64* [[TMP114]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP115:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 0
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP115]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP116:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP117:%.*]] = bitcast i8** [[TMP116]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP108]], i32** [[TMP117]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP118:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP119:%.*]] = bitcast i8** [[TMP118]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP108]], i32** [[TMP119]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP120:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 1
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP120]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP121:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP122:%.*]] = bitcast i8** [[TMP121]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP109]], i32** [[TMP122]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP123:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP124:%.*]] = bitcast i8** [[TMP123]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP109]], i32** [[TMP124]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP125:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 2
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP125]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP126:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP127:%.*]] = bitcast i8** [[TMP126]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP110]], i32** [[TMP127]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP128:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP129:%.*]] = bitcast i8** [[TMP128]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP110]], i32** [[TMP129]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP130:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS36]], i64 0, i64 3
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP130]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP131:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS34]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP132:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS35]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP133:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP133]], i32* [[DOTCAPTURE_EXPR_38]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP134:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_38]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB40:%.*]] = sub nsw i32 [[TMP134]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV41:%.*]] = sdiv i32 [[SUB40]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB42:%.*]] = sub nsw i32 [[DIV41]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB42]], i32* [[DOTCAPTURE_EXPR_39]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP135:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_39]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD43:%.*]] = add nsw i32 [[TMP135]], 1
 | 
						|
// CHECK10-NEXT:    [[TMP136:%.*]] = zext i32 [[ADD43]] to i64
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP136]])
 | 
						|
// CHECK10-NEXT:    [[TMP137:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l66.region_id, i32 4, i8** [[TMP131]], i8** [[TMP132]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.40, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.41, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP138:%.*]] = icmp ne i32 [[TMP137]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP138]], label [[OMP_OFFLOAD_FAILED44:%.*]], label [[OMP_OFFLOAD_CONT45:%.*]]
 | 
						|
// CHECK10:       omp_offload.failed44:
 | 
						|
// CHECK10-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l66(i64 [[TMP107]], i32* [[TMP108]], i32* [[TMP109]], i32* [[TMP110]]) #[[ATTR2]]
 | 
						|
// CHECK10-NEXT:    br label [[OMP_OFFLOAD_CONT45]]
 | 
						|
// CHECK10:       omp_offload.cont45:
 | 
						|
// CHECK10-NEXT:    [[TMP139:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV47:%.*]] = bitcast i64* [[CH_CASTED46]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP139]], i32* [[CONV47]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP140:%.*]] = load i64, i64* [[CH_CASTED46]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP141:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV49:%.*]] = bitcast i64* [[N_CASTED48]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP141]], i32* [[CONV49]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP142:%.*]] = load i64, i64* [[N_CASTED48]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP143:%.*]] = load i32*, i32** [[A]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP144:%.*]] = load i32*, i32** [[B]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP145:%.*]] = load i32*, i32** [[C]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP146:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP147:%.*]] = bitcast i8** [[TMP146]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP140]], i64* [[TMP147]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP148:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP149:%.*]] = bitcast i8** [[TMP148]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP140]], i64* [[TMP149]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP150:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 0
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP150]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP151:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP152:%.*]] = bitcast i8** [[TMP151]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP142]], i64* [[TMP152]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP153:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP154:%.*]] = bitcast i8** [[TMP153]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP142]], i64* [[TMP154]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP155:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 1
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP155]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP156:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP157:%.*]] = bitcast i8** [[TMP156]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP143]], i32** [[TMP157]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP158:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP159:%.*]] = bitcast i8** [[TMP158]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP143]], i32** [[TMP159]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP160:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 2
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP160]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP161:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP162:%.*]] = bitcast i8** [[TMP161]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP144]], i32** [[TMP162]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP163:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP164:%.*]] = bitcast i8** [[TMP163]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP144]], i32** [[TMP164]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP165:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 3
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP165]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP166:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 4
 | 
						|
// CHECK10-NEXT:    [[TMP167:%.*]] = bitcast i8** [[TMP166]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP145]], i32** [[TMP167]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP168:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 4
 | 
						|
// CHECK10-NEXT:    [[TMP169:%.*]] = bitcast i8** [[TMP168]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP145]], i32** [[TMP169]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP170:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS52]], i64 0, i64 4
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP170]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP171:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS50]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP172:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS51]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP173:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP173]], i32* [[DOTCAPTURE_EXPR_54]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP174:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_54]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB56:%.*]] = sub nsw i32 [[TMP174]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV57:%.*]] = sdiv i32 [[SUB56]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB58:%.*]] = sub nsw i32 [[DIV57]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB58]], i32* [[DOTCAPTURE_EXPR_55]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP175:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_55]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD59:%.*]] = add nsw i32 [[TMP175]], 1
 | 
						|
// CHECK10-NEXT:    [[TMP176:%.*]] = zext i32 [[ADD59]] to i64
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP176]])
 | 
						|
// CHECK10-NEXT:    [[TMP177:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l74.region_id, i32 5, i8** [[TMP171]], i8** [[TMP172]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.44, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.45, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP178:%.*]] = icmp ne i32 [[TMP177]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP178]], label [[OMP_OFFLOAD_FAILED60:%.*]], label [[OMP_OFFLOAD_CONT61:%.*]]
 | 
						|
// CHECK10:       omp_offload.failed60:
 | 
						|
// CHECK10-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l74(i64 [[TMP140]], i64 [[TMP142]], i32* [[TMP143]], i32* [[TMP144]], i32* [[TMP145]]) #[[ATTR2]]
 | 
						|
// CHECK10-NEXT:    br label [[OMP_OFFLOAD_CONT61]]
 | 
						|
// CHECK10:       omp_offload.cont61:
 | 
						|
// CHECK10-NEXT:    [[TMP179:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV63:%.*]] = bitcast i64* [[N_CASTED62]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP179]], i32* [[CONV63]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP180:%.*]] = load i64, i64* [[N_CASTED62]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP181:%.*]] = load i32*, i32** [[A]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP182:%.*]] = load i32*, i32** [[B]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP183:%.*]] = load i32*, i32** [[C]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP184:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP185:%.*]] = bitcast i8** [[TMP184]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP180]], i64* [[TMP185]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP186:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP187:%.*]] = bitcast i8** [[TMP186]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP180]], i64* [[TMP187]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP188:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 0
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP188]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP189:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP190:%.*]] = bitcast i8** [[TMP189]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP181]], i32** [[TMP190]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP191:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP192:%.*]] = bitcast i8** [[TMP191]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP181]], i32** [[TMP192]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP193:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 1
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP193]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP194:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP195:%.*]] = bitcast i8** [[TMP194]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP182]], i32** [[TMP195]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP196:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP197:%.*]] = bitcast i8** [[TMP196]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP182]], i32** [[TMP197]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP198:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 2
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP198]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP199:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP200:%.*]] = bitcast i8** [[TMP199]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP183]], i32** [[TMP200]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP201:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP202:%.*]] = bitcast i8** [[TMP201]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP183]], i32** [[TMP202]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP203:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS66]], i64 0, i64 3
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP203]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP204:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS64]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP205:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS65]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP206:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP206]], i32* [[DOTCAPTURE_EXPR_68]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP207:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_68]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB70:%.*]] = sub nsw i32 [[TMP207]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV71:%.*]] = sdiv i32 [[SUB70]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB72:%.*]] = sub nsw i32 [[DIV71]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB72]], i32* [[DOTCAPTURE_EXPR_69]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP208:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_69]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD73:%.*]] = add nsw i32 [[TMP208]], 1
 | 
						|
// CHECK10-NEXT:    [[TMP209:%.*]] = zext i32 [[ADD73]] to i64
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP209]])
 | 
						|
// CHECK10-NEXT:    [[TMP210:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l82.region_id, i32 4, i8** [[TMP204]], i8** [[TMP205]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.48, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.49, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP211:%.*]] = icmp ne i32 [[TMP210]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP211]], label [[OMP_OFFLOAD_FAILED74:%.*]], label [[OMP_OFFLOAD_CONT75:%.*]]
 | 
						|
// CHECK10:       omp_offload.failed74:
 | 
						|
// CHECK10-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l82(i64 [[TMP180]], i32* [[TMP181]], i32* [[TMP182]], i32* [[TMP183]]) #[[ATTR2]]
 | 
						|
// CHECK10-NEXT:    br label [[OMP_OFFLOAD_CONT75]]
 | 
						|
// CHECK10:       omp_offload.cont75:
 | 
						|
// CHECK10-NEXT:    [[TMP212:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV77:%.*]] = bitcast i64* [[CH_CASTED76]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP212]], i32* [[CONV77]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP213:%.*]] = load i64, i64* [[CH_CASTED76]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP214:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    [[CONV79:%.*]] = bitcast i64* [[N_CASTED78]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP214]], i32* [[CONV79]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP215:%.*]] = load i64, i64* [[N_CASTED78]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP216:%.*]] = load i32*, i32** [[A]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP217:%.*]] = load i32*, i32** [[B]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP218:%.*]] = load i32*, i32** [[C]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP219:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP220:%.*]] = bitcast i8** [[TMP219]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP213]], i64* [[TMP220]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP221:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP222:%.*]] = bitcast i8** [[TMP221]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP213]], i64* [[TMP222]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP223:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 0
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP223]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP224:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP225:%.*]] = bitcast i8** [[TMP224]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP215]], i64* [[TMP225]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP226:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 1
 | 
						|
// CHECK10-NEXT:    [[TMP227:%.*]] = bitcast i8** [[TMP226]] to i64*
 | 
						|
// CHECK10-NEXT:    store i64 [[TMP215]], i64* [[TMP227]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP228:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 1
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP228]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP229:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP230:%.*]] = bitcast i8** [[TMP229]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP216]], i32** [[TMP230]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP231:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 2
 | 
						|
// CHECK10-NEXT:    [[TMP232:%.*]] = bitcast i8** [[TMP231]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP216]], i32** [[TMP232]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP233:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 2
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP233]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP234:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP235:%.*]] = bitcast i8** [[TMP234]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP217]], i32** [[TMP235]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP236:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 3
 | 
						|
// CHECK10-NEXT:    [[TMP237:%.*]] = bitcast i8** [[TMP236]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP217]], i32** [[TMP237]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP238:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 3
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP238]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP239:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 4
 | 
						|
// CHECK10-NEXT:    [[TMP240:%.*]] = bitcast i8** [[TMP239]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP218]], i32** [[TMP240]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP241:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 4
 | 
						|
// CHECK10-NEXT:    [[TMP242:%.*]] = bitcast i8** [[TMP241]] to i32**
 | 
						|
// CHECK10-NEXT:    store i32* [[TMP218]], i32** [[TMP242]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP243:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS82]], i64 0, i64 4
 | 
						|
// CHECK10-NEXT:    store i8* null, i8** [[TMP243]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP244:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS80]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP245:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS81]], i32 0, i32 0
 | 
						|
// CHECK10-NEXT:    [[TMP246:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP246]], i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP247:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB86:%.*]] = sub nsw i32 [[TMP247]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV87:%.*]] = sdiv i32 [[SUB86]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB88:%.*]] = sub nsw i32 [[DIV87]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB88]], i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP248:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD89:%.*]] = add nsw i32 [[TMP248]], 1
 | 
						|
// CHECK10-NEXT:    [[TMP249:%.*]] = zext i32 [[ADD89]] to i64
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP249]])
 | 
						|
// CHECK10-NEXT:    [[TMP250:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l90.region_id, i32 5, i8** [[TMP244]], i8** [[TMP245]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.52, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.53, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP251:%.*]] = icmp ne i32 [[TMP250]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP251]], label [[OMP_OFFLOAD_FAILED90:%.*]], label [[OMP_OFFLOAD_CONT91:%.*]]
 | 
						|
// CHECK10:       omp_offload.failed90:
 | 
						|
// CHECK10-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l90(i64 [[TMP213]], i64 [[TMP215]], i32* [[TMP216]], i32* [[TMP217]], i32* [[TMP218]]) #[[ATTR2]]
 | 
						|
// CHECK10-NEXT:    br label [[OMP_OFFLOAD_CONT91]]
 | 
						|
// CHECK10:       omp_offload.cont91:
 | 
						|
// CHECK10-NEXT:    ret i32 0
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42
 | 
						|
// CHECK10-SAME: (i64 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..26 to void (i32*, i32*, ...)*), i32* [[CONV]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..26
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !62
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !62
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !62
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !62
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, i32**, i32**, i32**)* @.omp_outlined..27 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !62
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !62
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !62
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !62
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP63:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..27
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !65
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !65
 | 
						|
// CHECK10-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !65
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !65
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 8, !llvm.access.group !65
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !65
 | 
						|
// CHECK10-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !65
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 8, !llvm.access.group !65
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !65
 | 
						|
// CHECK10-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX8]], align 4, !llvm.access.group !65
 | 
						|
// CHECK10-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 8, !llvm.access.group !65
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !65
 | 
						|
// CHECK10-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD9]], i32* [[ARRAYIDX11]], align 4, !llvm.access.group !65
 | 
						|
// CHECK10-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK10:       omp.body.continue:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !65
 | 
						|
// CHECK10-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !65
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP66:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l50
 | 
						|
// CHECK10-SAME: (i64 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..30 to void (i32*, i32*, ...)*), i32* [[CONV]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..30
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !68
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !68
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !68
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !68
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, i32**, i32**, i32**)* @.omp_outlined..31 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !68
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !68
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !68
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !68
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP69:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..31
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !71
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !71
 | 
						|
// CHECK10-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !71
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !71
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 8, !llvm.access.group !71
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !71
 | 
						|
// CHECK10-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !71
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 8, !llvm.access.group !71
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !71
 | 
						|
// CHECK10-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX8]], align 4, !llvm.access.group !71
 | 
						|
// CHECK10-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 8, !llvm.access.group !71
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !71
 | 
						|
// CHECK10-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD9]], i32* [[ARRAYIDX11]], align 4, !llvm.access.group !71
 | 
						|
// CHECK10-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK10:       omp.body.continue:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !71
 | 
						|
// CHECK10-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !71
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP72:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l58
 | 
						|
// CHECK10-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..34 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..34
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, i32**, i32**, i32**)* @.omp_outlined..35 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], i32** [[TMP2]], i32** [[TMP3]], i32** [[TMP4]]), !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD6]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP27]], [[TMP28]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[CMP9:%.*]] = icmp sgt i32 [[TMP29]], [[TMP30]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
 | 
						|
// CHECK10:       cond.true10:
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    br label [[COND_END12:%.*]]
 | 
						|
// CHECK10:       cond.false11:
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    br label [[COND_END12]]
 | 
						|
// CHECK10:       cond.end12:
 | 
						|
// CHECK10-NEXT:    [[COND13:%.*]] = phi i32 [ [[TMP31]], [[COND_TRUE10]] ], [ [[TMP32]], [[COND_FALSE11]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND13]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP33]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !74
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP75:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP34:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP35:%.*]] = load i32, i32* [[TMP34]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP35]])
 | 
						|
// CHECK10-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP37:%.*]] = icmp ne i32 [[TMP36]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP37]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP38]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD16]], i32* [[I3]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..35
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !77
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !77
 | 
						|
// CHECK10-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !77
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !77
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 8, !llvm.access.group !77
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !77
 | 
						|
// CHECK10-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !77
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 8, !llvm.access.group !77
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !77
 | 
						|
// CHECK10-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX8]], align 4, !llvm.access.group !77
 | 
						|
// CHECK10-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 8, !llvm.access.group !77
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !77
 | 
						|
// CHECK10-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD9]], i32* [[ARRAYIDX11]], align 4, !llvm.access.group !77
 | 
						|
// CHECK10-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK10:       omp.body.continue:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !77
 | 
						|
// CHECK10-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !77
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP78:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l66
 | 
						|
// CHECK10-SAME: (i64 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..38 to void (i32*, i32*, ...)*), i32* [[CONV]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..38
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !80
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !80
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !80
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !80
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, i32**, i32**, i32**)* @.omp_outlined..39 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !80
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !80
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !80
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !80
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP81:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..39
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !83
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !83
 | 
						|
// CHECK10-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !83
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !83
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 8, !llvm.access.group !83
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !83
 | 
						|
// CHECK10-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i64 [[IDXPROM]]
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !83
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 8, !llvm.access.group !83
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !83
 | 
						|
// CHECK10-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i64 [[IDXPROM7]]
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX8]], align 4, !llvm.access.group !83
 | 
						|
// CHECK10-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 8, !llvm.access.group !83
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !83
 | 
						|
// CHECK10-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i64 [[IDXPROM10]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD9]], i32* [[ARRAYIDX11]], align 4, !llvm.access.group !83
 | 
						|
// CHECK10-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK10:       omp.body.continue:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !83
 | 
						|
// CHECK10-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !83
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP84:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB13:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV14:%.*]] = sdiv i32 [[SUB13]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL15:%.*]] = mul nsw i32 [[DIV14]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL15]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD16]], i32* [[I4]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l74
 | 
						|
// CHECK10-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..42 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..42
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !86
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !86
 | 
						|
// CHECK10-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !86
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !86
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !86
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP23]], i32* [[CONV]], align 4, !llvm.access.group !86
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED]], align 8, !llvm.access.group !86
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, i32**, i32**, i32**, i64)* @.omp_outlined..43 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], i32** [[TMP2]], i32** [[TMP3]], i32** [[TMP4]], i64 [[TMP24]]), !llvm.access.group !86
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !86
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !86
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !86
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP87:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[TMP27]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP28]])
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = icmp ne i32 [[TMP29]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP30]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..43
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I6:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV4:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV5:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV4]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV5]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32, i32* [[CONV]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[TMP11]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP12]], i32 33, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV7:%.*]] = trunc i64 [[TMP14]] to i32
 | 
						|
// CHECK10-NEXT:    [[CMP8:%.*]] = icmp sgt i32 [[TMP13]], [[CONV7]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP8]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV9:%.*]] = trunc i64 [[TMP15]] to i32
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[CONV9]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP10:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP10]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.body:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !89
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !89
 | 
						|
// CHECK10-NEXT:    [[CMP11:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP11]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !89
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[I6]], align 4, !llvm.access.group !89
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP2]], align 8, !llvm.access.group !89
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !89
 | 
						|
// CHECK10-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP24]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i64 [[IDXPROM]]
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !89
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP3]], align 8, !llvm.access.group !89
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !89
 | 
						|
// CHECK10-NEXT:    [[IDXPROM12:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX13:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i64 [[IDXPROM12]]
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[ARRAYIDX13]], align 4, !llvm.access.group !89
 | 
						|
// CHECK10-NEXT:    [[ADD14:%.*]] = add nsw i32 [[TMP25]], [[TMP28]]
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[TMP1]], align 8, !llvm.access.group !89
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !89
 | 
						|
// CHECK10-NEXT:    [[IDXPROM15:%.*]] = sext i32 [[TMP30]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX16:%.*]] = getelementptr inbounds i32, i32* [[TMP29]], i64 [[IDXPROM15]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD14]], i32* [[ARRAYIDX16]], align 4, !llvm.access.group !89
 | 
						|
// CHECK10-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK10:       omp.body.continue:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !89
 | 
						|
// CHECK10-NEXT:    [[ADD17:%.*]] = add nsw i32 [[TMP31]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD17]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !89
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP90:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD18:%.*]] = add nsw i32 [[TMP32]], [[TMP33]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD18]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    [[ADD19:%.*]] = add nsw i32 [[TMP34]], [[TMP35]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD19]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK10:       omp.dispatch.end:
 | 
						|
// CHECK10-NEXT:    [[TMP36:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP37:%.*]] = load i32, i32* [[TMP36]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP37]])
 | 
						|
// CHECK10-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP39:%.*]] = icmp ne i32 [[TMP38]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP39]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB20:%.*]] = sub nsw i32 [[TMP40]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV21:%.*]] = sdiv i32 [[SUB20]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL22:%.*]] = mul nsw i32 [[DIV21]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD23:%.*]] = add nsw i32 0, [[MUL22]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD23]], i32* [[I6]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l82
 | 
						|
// CHECK10-SAME: (i64 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..46 to void (i32*, i32*, ...)*), i32* [[CONV]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..46
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !92
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !92
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !92
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !92
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, i32**, i32**, i32**)* @.omp_outlined..47 to void (i32*, i32*, ...)*), i64 [[TMP18]], i64 [[TMP20]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !92
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !92
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !92
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !92
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP93:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[TMP23]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP24]])
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = icmp ne i32 [[TMP25]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP26]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP27]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..47
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV3]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[TMP12]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[TMP14]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP15]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK10-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.body:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !95
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !95
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !95
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !95
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[TMP2]], align 8, !llvm.access.group !95
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !95
 | 
						|
// CHECK10-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP22]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP21]], i64 [[IDXPROM]]
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !95
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32*, i32** [[TMP3]], align 8, !llvm.access.group !95
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !95
 | 
						|
// CHECK10-NEXT:    [[IDXPROM6:%.*]] = sext i32 [[TMP25]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds i32, i32* [[TMP24]], i64 [[IDXPROM6]]
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load i32, i32* [[ARRAYIDX7]], align 4, !llvm.access.group !95
 | 
						|
// CHECK10-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP23]], [[TMP26]]
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[TMP1]], align 8, !llvm.access.group !95
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !95
 | 
						|
// CHECK10-NEXT:    [[IDXPROM9:%.*]] = sext i32 [[TMP28]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX10:%.*]] = getelementptr inbounds i32, i32* [[TMP27]], i64 [[IDXPROM9]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD8]], i32* [[ARRAYIDX10]], align 4, !llvm.access.group !95
 | 
						|
// CHECK10-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK10:       omp.body.continue:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !95
 | 
						|
// CHECK10-NEXT:    [[ADD11:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD11]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !95
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP96:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.inc:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK10:       omp.dispatch.end:
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = icmp ne i32 [[TMP30]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP31]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB12:%.*]] = sub nsw i32 [[TMP32]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV13:%.*]] = sdiv i32 [[SUB12]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL14:%.*]] = mul nsw i32 [[DIV13]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD15:%.*]] = add nsw i32 0, [[MUL14]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD15]], i32* [[I4]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l90
 | 
						|
// CHECK10-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[CH_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[CH]], i64* [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[CH_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    [[CONV1:%.*]] = bitcast i64* [[N_ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..50 to void (i32*, i32*, ...)*), i32* [[CONV]], i32* [[CONV1]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..50
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK10:       cond.true:
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK10:       cond.false:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK10:       cond.end:
 | 
						|
// CHECK10-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK10-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !98
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !98
 | 
						|
// CHECK10-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !98
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !98
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !98
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED]] to i32*
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP23]], i32* [[CONV]], align 4, !llvm.access.group !98
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED]], align 8, !llvm.access.group !98
 | 
						|
// CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i32*, i32**, i32**, i32**, i64)* @.omp_outlined..51 to void (i32*, i32*, ...)*), i64 [[TMP20]], i64 [[TMP22]], i32* [[TMP1]], i32** [[TMP2]], i32** [[TMP3]], i32** [[TMP4]], i64 [[TMP24]]), !llvm.access.group !98
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !98
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !98
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !98
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP99:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK10:       omp.loop.exit:
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32, i32* [[TMP27]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP28]])
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = icmp ne i32 [[TMP29]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP30]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..51
 | 
						|
// CHECK10-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[A:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[B:%.*]], i32** noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    [[I6:%.*]] = alloca i32, align 4
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_LB_]], i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTPREVIOUS_UB_]], i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
 | 
						|
// CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK10-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK10:       omp.precond.then:
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP8:%.*]] = load i64, i64* [[DOTPREVIOUS_LB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV4:%.*]] = trunc i64 [[TMP8]] to i32
 | 
						|
// CHECK10-NEXT:    [[TMP9:%.*]] = load i64, i64* [[DOTPREVIOUS_UB__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[CONV5:%.*]] = trunc i64 [[TMP9]] to i32
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV4]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[CONV5]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP10:%.*]] = load i32, i32* [[CONV]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP13:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP14:%.*]] = load i32, i32* [[TMP13]], align 4
 | 
						|
// CHECK10-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP15:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
 | 
						|
// CHECK10-NEXT:    [[TMP16:%.*]] = load i32, i32* [[TMP15]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP16]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK10-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.body:
 | 
						|
// CHECK10-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK10-NEXT:    store i32 [[TMP18]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.cond:
 | 
						|
// CHECK10-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !101
 | 
						|
// CHECK10-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !101
 | 
						|
// CHECK10-NEXT:    [[CMP7:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK10-NEXT:    br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.body:
 | 
						|
// CHECK10-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !101
 | 
						|
// CHECK10-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD]], i32* [[I6]], align 4, !llvm.access.group !101
 | 
						|
// CHECK10-NEXT:    [[TMP22:%.*]] = load i32*, i32** [[TMP2]], align 8, !llvm.access.group !101
 | 
						|
// CHECK10-NEXT:    [[TMP23:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !101
 | 
						|
// CHECK10-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP23]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP22]], i64 [[IDXPROM]]
 | 
						|
// CHECK10-NEXT:    [[TMP24:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !101
 | 
						|
// CHECK10-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[TMP3]], align 8, !llvm.access.group !101
 | 
						|
// CHECK10-NEXT:    [[TMP26:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !101
 | 
						|
// CHECK10-NEXT:    [[IDXPROM8:%.*]] = sext i32 [[TMP26]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX9:%.*]] = getelementptr inbounds i32, i32* [[TMP25]], i64 [[IDXPROM8]]
 | 
						|
// CHECK10-NEXT:    [[TMP27:%.*]] = load i32, i32* [[ARRAYIDX9]], align 4, !llvm.access.group !101
 | 
						|
// CHECK10-NEXT:    [[ADD10:%.*]] = add nsw i32 [[TMP24]], [[TMP27]]
 | 
						|
// CHECK10-NEXT:    [[TMP28:%.*]] = load i32*, i32** [[TMP1]], align 8, !llvm.access.group !101
 | 
						|
// CHECK10-NEXT:    [[TMP29:%.*]] = load i32, i32* [[I6]], align 4, !llvm.access.group !101
 | 
						|
// CHECK10-NEXT:    [[IDXPROM11:%.*]] = sext i32 [[TMP29]] to i64
 | 
						|
// CHECK10-NEXT:    [[ARRAYIDX12:%.*]] = getelementptr inbounds i32, i32* [[TMP28]], i64 [[IDXPROM11]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD10]], i32* [[ARRAYIDX12]], align 4, !llvm.access.group !101
 | 
						|
// CHECK10-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK10:       omp.body.continue:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK10:       omp.inner.for.inc:
 | 
						|
// CHECK10-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !101
 | 
						|
// CHECK10-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP30]], 1
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD13]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !101
 | 
						|
// CHECK10-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP102:![0-9]+]]
 | 
						|
// CHECK10:       omp.inner.for.end:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK10:       omp.dispatch.inc:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK10:       omp.dispatch.end:
 | 
						|
// CHECK10-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK10-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK10-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK10:       .omp.final.then:
 | 
						|
// CHECK10-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK10-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK10-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK10-NEXT:    [[MUL16:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK10-NEXT:    [[ADD17:%.*]] = add nsw i32 0, [[MUL16]]
 | 
						|
// CHECK10-NEXT:    store i32 [[ADD17]], i32* [[I6]], align 4
 | 
						|
// CHECK10-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK10:       .omp.final.done:
 | 
						|
// CHECK10-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK10:       omp.precond.end:
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK10-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
 | 
						|
// CHECK10-SAME: () #[[ATTR4:[0-9]+]] {
 | 
						|
// CHECK10-NEXT:  entry:
 | 
						|
// CHECK10-NEXT:    call void @__tgt_register_requires(i64 1)
 | 
						|
// CHECK10-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK11-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[A:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[B:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[C:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_CASTED3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS4:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_PTRS5:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS6:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[_TMP7:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_8:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_9:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[CH_CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_CASTED16:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS17:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_PTRS18:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS19:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[_TMP20:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_21:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_22:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_CASTED29:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS30:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_PTRS31:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS32:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[_TMP33:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_34:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_35:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[CH_CASTED42:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_CASTED43:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS44:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_PTRS45:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS46:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[_TMP47:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_48:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_49:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_CASTED56:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS57:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_PTRS58:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS59:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[_TMP60:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_61:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_62:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[CH_CASTED69:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_CASTED70:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS71:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_PTRS72:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS73:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[_TMP74:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_75:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_76:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP0]], i32* [[N_CASTED]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32, i32* [[N_CASTED]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load double*, double** [[A]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load double*, double** [[B]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load double*, double** [[C]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = bitcast i8** [[TMP5]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP1]], i32* [[TMP6]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = bitcast i8** [[TMP7]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP1]], i32* [[TMP8]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP9]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = bitcast i8** [[TMP10]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP2]], double** [[TMP11]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = bitcast i8** [[TMP12]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP2]], double** [[TMP13]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP14]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = bitcast i8** [[TMP15]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP3]], double** [[TMP16]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = bitcast i8** [[TMP17]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP3]], double** [[TMP18]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP19]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = bitcast i8** [[TMP20]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP4]], double** [[TMP21]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = bitcast i8** [[TMP22]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP4]], double** [[TMP23]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP24]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP27]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP28]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = zext i32 [[ADD]] to i64
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3:[0-9]+]], i64 -1, i64 [[TMP30]])
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l368.region_id, i32 4, i8** [[TMP25]], i8** [[TMP26]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP32]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
 | 
						|
// CHECK11:       omp_offload.failed:
 | 
						|
// CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l368(i32 [[TMP1]], double* [[TMP2]], double* [[TMP3]], double* [[TMP4]]) #[[ATTR2:[0-9]+]]
 | 
						|
// CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT]]
 | 
						|
// CHECK11:       omp_offload.cont:
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP33]], i32* [[N_CASTED3]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP34:%.*]] = load i32, i32* [[N_CASTED3]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP35:%.*]] = load double*, double** [[A]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP36:%.*]] = load double*, double** [[B]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP37:%.*]] = load double*, double** [[C]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP38:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP39:%.*]] = bitcast i8** [[TMP38]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP34]], i32* [[TMP39]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP40:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP41:%.*]] = bitcast i8** [[TMP40]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP34]], i32* [[TMP41]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP42:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP42]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP43:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP44:%.*]] = bitcast i8** [[TMP43]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP35]], double** [[TMP44]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP45:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP46:%.*]] = bitcast i8** [[TMP45]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP35]], double** [[TMP46]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP47:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP47]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP48:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP49:%.*]] = bitcast i8** [[TMP48]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP36]], double** [[TMP49]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP50:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP51:%.*]] = bitcast i8** [[TMP50]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP36]], double** [[TMP51]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP52:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP52]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP53:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP54:%.*]] = bitcast i8** [[TMP53]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP37]], double** [[TMP54]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP55:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP56:%.*]] = bitcast i8** [[TMP55]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP37]], double** [[TMP56]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP57:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP57]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP58:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP59:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP60:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP60]], i32* [[DOTCAPTURE_EXPR_8]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_8]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP61]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB12:%.*]] = sub nsw i32 [[DIV11]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB12]], i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP62:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP62]], 1
 | 
						|
// CHECK11-NEXT:    [[TMP63:%.*]] = zext i32 [[ADD13]] to i64
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP63]])
 | 
						|
// CHECK11-NEXT:    [[TMP64:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l407.region_id, i32 4, i8** [[TMP58]], i8** [[TMP59]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.4, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.5, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP65:%.*]] = icmp ne i32 [[TMP64]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP65]], label [[OMP_OFFLOAD_FAILED14:%.*]], label [[OMP_OFFLOAD_CONT15:%.*]]
 | 
						|
// CHECK11:       omp_offload.failed14:
 | 
						|
// CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l407(i32 [[TMP34]], double* [[TMP35]], double* [[TMP36]], double* [[TMP37]]) #[[ATTR2]]
 | 
						|
// CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT15]]
 | 
						|
// CHECK11:       omp_offload.cont15:
 | 
						|
// CHECK11-NEXT:    [[TMP66:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP66]], i32* [[CH_CASTED]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP67:%.*]] = load i32, i32* [[CH_CASTED]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP68:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP68]], i32* [[N_CASTED16]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP69:%.*]] = load i32, i32* [[N_CASTED16]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP70:%.*]] = load double*, double** [[A]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP71:%.*]] = load double*, double** [[B]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP72:%.*]] = load double*, double** [[C]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP73:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP74:%.*]] = bitcast i8** [[TMP73]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP67]], i32* [[TMP74]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP75:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP76:%.*]] = bitcast i8** [[TMP75]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP67]], i32* [[TMP76]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP77:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP77]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP78:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP79:%.*]] = bitcast i8** [[TMP78]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP69]], i32* [[TMP79]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP80:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP81:%.*]] = bitcast i8** [[TMP80]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP69]], i32* [[TMP81]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP82:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP82]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP83:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP84:%.*]] = bitcast i8** [[TMP83]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP70]], double** [[TMP84]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP85:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP86:%.*]] = bitcast i8** [[TMP85]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP70]], double** [[TMP86]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP87:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP87]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP88:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP89:%.*]] = bitcast i8** [[TMP88]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP71]], double** [[TMP89]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP90:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP91:%.*]] = bitcast i8** [[TMP90]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP71]], double** [[TMP91]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP92:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP92]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP93:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    [[TMP94:%.*]] = bitcast i8** [[TMP93]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP72]], double** [[TMP94]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP95:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    [[TMP96:%.*]] = bitcast i8** [[TMP95]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP72]], double** [[TMP96]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP97:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP97]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP98:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP99:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP100:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP100]], i32* [[DOTCAPTURE_EXPR_21]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP101:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_21]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB23:%.*]] = sub nsw i32 [[TMP101]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV24:%.*]] = sdiv i32 [[SUB23]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB25:%.*]] = sub nsw i32 [[DIV24]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB25]], i32* [[DOTCAPTURE_EXPR_22]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP102:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_22]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD26:%.*]] = add nsw i32 [[TMP102]], 1
 | 
						|
// CHECK11-NEXT:    [[TMP103:%.*]] = zext i32 [[ADD26]] to i64
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP103]])
 | 
						|
// CHECK11-NEXT:    [[TMP104:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l446.region_id, i32 5, i8** [[TMP98]], i8** [[TMP99]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.8, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.9, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP105:%.*]] = icmp ne i32 [[TMP104]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP105]], label [[OMP_OFFLOAD_FAILED27:%.*]], label [[OMP_OFFLOAD_CONT28:%.*]]
 | 
						|
// CHECK11:       omp_offload.failed27:
 | 
						|
// CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l446(i32 [[TMP67]], i32 [[TMP69]], double* [[TMP70]], double* [[TMP71]], double* [[TMP72]]) #[[ATTR2]]
 | 
						|
// CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT28]]
 | 
						|
// CHECK11:       omp_offload.cont28:
 | 
						|
// CHECK11-NEXT:    [[TMP106:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP106]], i32* [[N_CASTED29]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP107:%.*]] = load i32, i32* [[N_CASTED29]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP108:%.*]] = load double*, double** [[A]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP109:%.*]] = load double*, double** [[B]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP110:%.*]] = load double*, double** [[C]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP111:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP112:%.*]] = bitcast i8** [[TMP111]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP107]], i32* [[TMP112]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP113:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP114:%.*]] = bitcast i8** [[TMP113]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP107]], i32* [[TMP114]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP115:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP115]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP116:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP117:%.*]] = bitcast i8** [[TMP116]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP108]], double** [[TMP117]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP118:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP119:%.*]] = bitcast i8** [[TMP118]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP108]], double** [[TMP119]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP120:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP120]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP121:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP122:%.*]] = bitcast i8** [[TMP121]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP109]], double** [[TMP122]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP123:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP124:%.*]] = bitcast i8** [[TMP123]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP109]], double** [[TMP124]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP125:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP125]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP126:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP127:%.*]] = bitcast i8** [[TMP126]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP110]], double** [[TMP127]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP128:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP129:%.*]] = bitcast i8** [[TMP128]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP110]], double** [[TMP129]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP130:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP130]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP131:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP132:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP133:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP133]], i32* [[DOTCAPTURE_EXPR_34]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP134:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_34]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB36:%.*]] = sub nsw i32 [[TMP134]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV37:%.*]] = sdiv i32 [[SUB36]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB38:%.*]] = sub nsw i32 [[DIV37]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB38]], i32* [[DOTCAPTURE_EXPR_35]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP135:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_35]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD39:%.*]] = add nsw i32 [[TMP135]], 1
 | 
						|
// CHECK11-NEXT:    [[TMP136:%.*]] = zext i32 [[ADD39]] to i64
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP136]])
 | 
						|
// CHECK11-NEXT:    [[TMP137:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l477.region_id, i32 4, i8** [[TMP131]], i8** [[TMP132]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.12, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.13, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP138:%.*]] = icmp ne i32 [[TMP137]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP138]], label [[OMP_OFFLOAD_FAILED40:%.*]], label [[OMP_OFFLOAD_CONT41:%.*]]
 | 
						|
// CHECK11:       omp_offload.failed40:
 | 
						|
// CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l477(i32 [[TMP107]], double* [[TMP108]], double* [[TMP109]], double* [[TMP110]]) #[[ATTR2]]
 | 
						|
// CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT41]]
 | 
						|
// CHECK11:       omp_offload.cont41:
 | 
						|
// CHECK11-NEXT:    [[TMP139:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP139]], i32* [[CH_CASTED42]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP140:%.*]] = load i32, i32* [[CH_CASTED42]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP141:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP141]], i32* [[N_CASTED43]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP142:%.*]] = load i32, i32* [[N_CASTED43]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP143:%.*]] = load double*, double** [[A]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP144:%.*]] = load double*, double** [[B]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP145:%.*]] = load double*, double** [[C]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP146:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP147:%.*]] = bitcast i8** [[TMP146]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP140]], i32* [[TMP147]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP148:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP149:%.*]] = bitcast i8** [[TMP148]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP140]], i32* [[TMP149]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP150:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP150]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP151:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP152:%.*]] = bitcast i8** [[TMP151]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP142]], i32* [[TMP152]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP153:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP154:%.*]] = bitcast i8** [[TMP153]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP142]], i32* [[TMP154]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP155:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP155]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP156:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP157:%.*]] = bitcast i8** [[TMP156]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP143]], double** [[TMP157]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP158:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP159:%.*]] = bitcast i8** [[TMP158]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP143]], double** [[TMP159]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP160:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP160]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP161:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP162:%.*]] = bitcast i8** [[TMP161]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP144]], double** [[TMP162]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP163:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP164:%.*]] = bitcast i8** [[TMP163]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP144]], double** [[TMP164]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP165:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP165]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP166:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    [[TMP167:%.*]] = bitcast i8** [[TMP166]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP145]], double** [[TMP167]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP168:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    [[TMP169:%.*]] = bitcast i8** [[TMP168]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP145]], double** [[TMP169]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP170:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP170]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP171:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP172:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP173:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP173]], i32* [[DOTCAPTURE_EXPR_48]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP174:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_48]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB50:%.*]] = sub nsw i32 [[TMP174]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV51:%.*]] = sdiv i32 [[SUB50]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB52:%.*]] = sub nsw i32 [[DIV51]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB52]], i32* [[DOTCAPTURE_EXPR_49]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP175:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_49]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD53:%.*]] = add nsw i32 [[TMP175]], 1
 | 
						|
// CHECK11-NEXT:    [[TMP176:%.*]] = zext i32 [[ADD53]] to i64
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP176]])
 | 
						|
// CHECK11-NEXT:    [[TMP177:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l505.region_id, i32 5, i8** [[TMP171]], i8** [[TMP172]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.16, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.17, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP178:%.*]] = icmp ne i32 [[TMP177]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP178]], label [[OMP_OFFLOAD_FAILED54:%.*]], label [[OMP_OFFLOAD_CONT55:%.*]]
 | 
						|
// CHECK11:       omp_offload.failed54:
 | 
						|
// CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l505(i32 [[TMP140]], i32 [[TMP142]], double* [[TMP143]], double* [[TMP144]], double* [[TMP145]]) #[[ATTR2]]
 | 
						|
// CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT55]]
 | 
						|
// CHECK11:       omp_offload.cont55:
 | 
						|
// CHECK11-NEXT:    [[TMP179:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP179]], i32* [[N_CASTED56]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP180:%.*]] = load i32, i32* [[N_CASTED56]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP181:%.*]] = load double*, double** [[A]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP182:%.*]] = load double*, double** [[B]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP183:%.*]] = load double*, double** [[C]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP184:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP185:%.*]] = bitcast i8** [[TMP184]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP180]], i32* [[TMP185]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP186:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP187:%.*]] = bitcast i8** [[TMP186]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP180]], i32* [[TMP187]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP188:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP188]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP189:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP190:%.*]] = bitcast i8** [[TMP189]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP181]], double** [[TMP190]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP191:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP192:%.*]] = bitcast i8** [[TMP191]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP181]], double** [[TMP192]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP193:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP193]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP194:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP195:%.*]] = bitcast i8** [[TMP194]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP182]], double** [[TMP195]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP196:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP197:%.*]] = bitcast i8** [[TMP196]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP182]], double** [[TMP197]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP198:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP198]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP199:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP200:%.*]] = bitcast i8** [[TMP199]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP183]], double** [[TMP200]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP201:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP202:%.*]] = bitcast i8** [[TMP201]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP183]], double** [[TMP202]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP203:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP203]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP204:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP205:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP206:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP206]], i32* [[DOTCAPTURE_EXPR_61]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP207:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_61]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB63:%.*]] = sub nsw i32 [[TMP207]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV64:%.*]] = sdiv i32 [[SUB63]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB65:%.*]] = sub nsw i32 [[DIV64]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB65]], i32* [[DOTCAPTURE_EXPR_62]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP208:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_62]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD66:%.*]] = add nsw i32 [[TMP208]], 1
 | 
						|
// CHECK11-NEXT:    [[TMP209:%.*]] = zext i32 [[ADD66]] to i64
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP209]])
 | 
						|
// CHECK11-NEXT:    [[TMP210:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l535.region_id, i32 4, i8** [[TMP204]], i8** [[TMP205]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.20, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.21, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP211:%.*]] = icmp ne i32 [[TMP210]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP211]], label [[OMP_OFFLOAD_FAILED67:%.*]], label [[OMP_OFFLOAD_CONT68:%.*]]
 | 
						|
// CHECK11:       omp_offload.failed67:
 | 
						|
// CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l535(i32 [[TMP180]], double* [[TMP181]], double* [[TMP182]], double* [[TMP183]]) #[[ATTR2]]
 | 
						|
// CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT68]]
 | 
						|
// CHECK11:       omp_offload.cont68:
 | 
						|
// CHECK11-NEXT:    [[TMP212:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP212]], i32* [[CH_CASTED69]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP213:%.*]] = load i32, i32* [[CH_CASTED69]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP214:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP214]], i32* [[N_CASTED70]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP215:%.*]] = load i32, i32* [[N_CASTED70]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP216:%.*]] = load double*, double** [[A]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP217:%.*]] = load double*, double** [[B]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP218:%.*]] = load double*, double** [[C]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP219:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP220:%.*]] = bitcast i8** [[TMP219]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP213]], i32* [[TMP220]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP221:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP222:%.*]] = bitcast i8** [[TMP221]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP213]], i32* [[TMP222]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP223:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP223]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP224:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP225:%.*]] = bitcast i8** [[TMP224]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP215]], i32* [[TMP225]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP226:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP227:%.*]] = bitcast i8** [[TMP226]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP215]], i32* [[TMP227]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP228:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP228]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP229:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP230:%.*]] = bitcast i8** [[TMP229]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP216]], double** [[TMP230]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP231:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP232:%.*]] = bitcast i8** [[TMP231]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP216]], double** [[TMP232]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP233:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP233]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP234:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP235:%.*]] = bitcast i8** [[TMP234]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP217]], double** [[TMP235]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP236:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP237:%.*]] = bitcast i8** [[TMP236]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP217]], double** [[TMP237]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP238:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP238]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP239:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    [[TMP240:%.*]] = bitcast i8** [[TMP239]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP218]], double** [[TMP240]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP241:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    [[TMP242:%.*]] = bitcast i8** [[TMP241]] to double**
 | 
						|
// CHECK11-NEXT:    store double* [[TMP218]], double** [[TMP242]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP243:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP243]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP244:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP245:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP246:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP246]], i32* [[DOTCAPTURE_EXPR_75]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP247:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_75]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB77:%.*]] = sub nsw i32 [[TMP247]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV78:%.*]] = sdiv i32 [[SUB77]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB79:%.*]] = sub nsw i32 [[DIV78]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB79]], i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP248:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD80:%.*]] = add nsw i32 [[TMP248]], 1
 | 
						|
// CHECK11-NEXT:    [[TMP249:%.*]] = zext i32 [[ADD80]] to i64
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP249]])
 | 
						|
// CHECK11-NEXT:    [[TMP250:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l561.region_id, i32 5, i8** [[TMP244]], i8** [[TMP245]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.24, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.25, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP251:%.*]] = icmp ne i32 [[TMP250]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP251]], label [[OMP_OFFLOAD_FAILED81:%.*]], label [[OMP_OFFLOAD_CONT82:%.*]]
 | 
						|
// CHECK11:       omp_offload.failed81:
 | 
						|
// CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l561(i32 [[TMP213]], i32 [[TMP215]], double* [[TMP216]], double* [[TMP217]], double* [[TMP218]]) #[[ATTR2]]
 | 
						|
// CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT82]]
 | 
						|
// CHECK11:       omp_offload.cont82:
 | 
						|
// CHECK11-NEXT:    [[CALL:%.*]] = call noundef i32 @_Z5tmainIiET_v()
 | 
						|
// CHECK11-NEXT:    ret i32 [[CALL]]
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l368
 | 
						|
// CHECK11-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1:[0-9]+]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined. to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined.
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !18
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !18
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !18
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !18
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..1 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !18
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !18
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !18
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !18
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP19:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..1
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2:[0-9]+]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !22
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !22
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !22
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !22
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !22
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !22
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !22
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !22
 | 
						|
// CHECK11-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !22
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !22
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK11-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !22
 | 
						|
// CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK11:       omp.body.continue:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP23:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l407
 | 
						|
// CHECK11-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..2 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..2
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !27
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !27
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !27
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !27
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..3 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !27
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !27
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !27
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !27
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP28:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..3
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !30
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !30
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !30
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !30
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !30
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !30
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !30
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !30
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !30
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !30
 | 
						|
// CHECK11-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !30
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !30
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK11-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !30
 | 
						|
// CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK11:       omp.body.continue:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !30
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !30
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP31:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l446
 | 
						|
// CHECK11-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..6 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..6
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..7 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]]), !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD6]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    [[CMP9:%.*]] = icmp sgt i32 [[TMP27]], [[TMP28]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
 | 
						|
// CHECK11:       cond.true10:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    br label [[COND_END12:%.*]]
 | 
						|
// CHECK11:       cond.false11:
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    br label [[COND_END12]]
 | 
						|
// CHECK11:       cond.end12:
 | 
						|
// CHECK11-NEXT:    [[COND13:%.*]] = phi i32 [ [[TMP29]], [[COND_TRUE10]] ], [ [[TMP30]], [[COND_FALSE11]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND13]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP31]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !33
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP34:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[TMP32]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP33]])
 | 
						|
// CHECK11-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP35:%.*]] = icmp ne i32 [[TMP34]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP35]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP36]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD16]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..7
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !36
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !36
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !36
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !36
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !36
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !36
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !36
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !36
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !36
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !36
 | 
						|
// CHECK11-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !36
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !36
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK11-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !36
 | 
						|
// CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK11:       omp.body.continue:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !36
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !36
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP37:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l477
 | 
						|
// CHECK11-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..10 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..10
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !39
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !39
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !39
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !39
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..11 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !39
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !39
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !39
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !39
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP40:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..11
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !42
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !42
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !42
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !42
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !42
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !42
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !42
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !42
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !42
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !42
 | 
						|
// CHECK11-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !42
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !42
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK11-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !42
 | 
						|
// CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK11:       omp.body.continue:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !42
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !42
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP43:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l505
 | 
						|
// CHECK11-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..14 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..14
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !45
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !45
 | 
						|
// CHECK11-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !45
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !45
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !45
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP21]], i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !45
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !45
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**, i32)* @.omp_outlined..15 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i32 [[TMP22]]), !llvm.access.group !45
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !45
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !45
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !45
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP46:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = icmp ne i32 [[TMP27]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP28]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP29]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..15
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[TMP11]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP12]], i32 33, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP13]], [[TMP14]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP15]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP6]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.body:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !48
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !48
 | 
						|
// CHECK11-NEXT:    [[CMP7:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !48
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !48
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !48
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !48
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !48
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !48
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !48
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load double, double* [[ARRAYIDX8]], align 4, !llvm.access.group !48
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = fadd double [[TMP25]], [[TMP28]]
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !48
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !48
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX10:%.*]] = getelementptr inbounds double, double* [[TMP29]], i32 [[TMP30]]
 | 
						|
// CHECK11-NEXT:    store double [[ADD9]], double* [[ARRAYIDX10]], align 4, !llvm.access.group !48
 | 
						|
// CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK11:       omp.body.continue:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !48
 | 
						|
// CHECK11-NEXT:    [[ADD11:%.*]] = add nsw i32 [[TMP31]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD11]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !48
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP49:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP32]], [[TMP33]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP34]], [[TMP35]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD13]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK11:       omp.dispatch.end:
 | 
						|
// CHECK11-NEXT:    [[TMP36:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP37:%.*]] = load i32, i32* [[TMP36]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP37]])
 | 
						|
// CHECK11-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP39:%.*]] = icmp ne i32 [[TMP38]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP39]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP40]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL16:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD17:%.*]] = add nsw i32 0, [[MUL16]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD17]], i32* [[I4]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l535
 | 
						|
// CHECK11-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..18 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..18
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !51
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !51
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !51
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !51
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..19 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !51
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !51
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !51
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !51
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP52:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..19
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[TMP12]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[TMP14]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP15]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK11-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.body:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !54
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !54
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !54
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !54
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !54
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !54
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP21]], i32 [[TMP22]]
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !54
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !54
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !54
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX5:%.*]] = getelementptr inbounds double, double* [[TMP24]], i32 [[TMP25]]
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load double, double* [[ARRAYIDX5]], align 4, !llvm.access.group !54
 | 
						|
// CHECK11-NEXT:    [[ADD6:%.*]] = fadd double [[TMP23]], [[TMP26]]
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !54
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !54
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds double, double* [[TMP27]], i32 [[TMP28]]
 | 
						|
// CHECK11-NEXT:    store double [[ADD6]], double* [[ARRAYIDX7]], align 4, !llvm.access.group !54
 | 
						|
// CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK11:       omp.body.continue:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !54
 | 
						|
// CHECK11-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !54
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP55:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.inc:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK11:       omp.dispatch.end:
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = icmp ne i32 [[TMP30]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP31]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB9:%.*]] = sub nsw i32 [[TMP32]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV10:%.*]] = sdiv i32 [[SUB9]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL11:%.*]] = mul nsw i32 [[DIV10]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD12:%.*]] = add nsw i32 0, [[MUL11]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD12]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l561
 | 
						|
// CHECK11-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..22 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..22
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !57
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !57
 | 
						|
// CHECK11-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !57
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !57
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !57
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP21]], i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !57
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !57
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**, i32)* @.omp_outlined..23 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i32 [[TMP22]]), !llvm.access.group !57
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !57
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !57
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !57
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP58:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = icmp ne i32 [[TMP27]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP28]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP29]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..23
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[TMP13]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[TMP15]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP16]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK11-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.body:
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP18]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !60
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !60
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !60
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !60
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !60
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !60
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP22]], i32 [[TMP23]]
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !60
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !60
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !60
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP25]], i32 [[TMP26]]
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !60
 | 
						|
// CHECK11-NEXT:    [[ADD7:%.*]] = fadd double [[TMP24]], [[TMP27]]
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !60
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !60
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP28]], i32 [[TMP29]]
 | 
						|
// CHECK11-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !60
 | 
						|
// CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK11:       omp.body.continue:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !60
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP30]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !60
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP61:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.inc:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK11:       omp.dispatch.end:
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD13]], i32* [[I4]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
 | 
						|
// CHECK11-SAME: () #[[ATTR3:[0-9]+]] comdat {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[A:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[B:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[C:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_CASTED3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS4:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_PTRS5:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS6:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[_TMP7:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_8:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_9:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[CH_CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_CASTED16:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS17:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_PTRS18:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS19:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[_TMP20:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_21:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_22:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_CASTED29:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS30:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_PTRS31:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS32:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[_TMP33:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_34:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_35:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[CH_CASTED42:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_CASTED43:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS44:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_PTRS45:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS46:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[_TMP47:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_48:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_49:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_CASTED56:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS57:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_PTRS58:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS59:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[_TMP60:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_61:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_62:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[CH_CASTED69:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_CASTED70:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS71:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_PTRS72:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS73:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK11-NEXT:    [[_TMP74:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_75:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_76:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP0]], i32* [[N_CASTED]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32, i32* [[N_CASTED]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[B]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32*, i32** [[C]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = bitcast i8** [[TMP5]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP1]], i32* [[TMP6]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = bitcast i8** [[TMP7]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP1]], i32* [[TMP8]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP9]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = bitcast i8** [[TMP10]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP2]], i32** [[TMP11]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = bitcast i8** [[TMP12]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP2]], i32** [[TMP13]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP14]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = bitcast i8** [[TMP15]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP3]], i32** [[TMP16]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = bitcast i8** [[TMP17]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP3]], i32** [[TMP18]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP19]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = bitcast i8** [[TMP20]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP4]], i32** [[TMP21]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = bitcast i8** [[TMP22]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP4]], i32** [[TMP23]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP24]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP27]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP28]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = zext i32 [[ADD]] to i64
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP30]])
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42.region_id, i32 4, i8** [[TMP25]], i8** [[TMP26]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.28, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.29, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP32]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
 | 
						|
// CHECK11:       omp_offload.failed:
 | 
						|
// CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42(i32 [[TMP1]], i32* [[TMP2]], i32* [[TMP3]], i32* [[TMP4]]) #[[ATTR2]]
 | 
						|
// CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT]]
 | 
						|
// CHECK11:       omp_offload.cont:
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP33]], i32* [[N_CASTED3]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP34:%.*]] = load i32, i32* [[N_CASTED3]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP35:%.*]] = load i32*, i32** [[A]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP36:%.*]] = load i32*, i32** [[B]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP37:%.*]] = load i32*, i32** [[C]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP38:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP39:%.*]] = bitcast i8** [[TMP38]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP34]], i32* [[TMP39]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP40:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP41:%.*]] = bitcast i8** [[TMP40]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP34]], i32* [[TMP41]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP42:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP42]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP43:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP44:%.*]] = bitcast i8** [[TMP43]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP35]], i32** [[TMP44]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP45:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP46:%.*]] = bitcast i8** [[TMP45]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP35]], i32** [[TMP46]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP47:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP47]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP48:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP49:%.*]] = bitcast i8** [[TMP48]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP36]], i32** [[TMP49]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP50:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP51:%.*]] = bitcast i8** [[TMP50]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP36]], i32** [[TMP51]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP52:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP52]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP53:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP54:%.*]] = bitcast i8** [[TMP53]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP37]], i32** [[TMP54]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP55:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP56:%.*]] = bitcast i8** [[TMP55]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP37]], i32** [[TMP56]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP57:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP57]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP58:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP59:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP60:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP60]], i32* [[DOTCAPTURE_EXPR_8]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_8]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP61]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB12:%.*]] = sub nsw i32 [[DIV11]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB12]], i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP62:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP62]], 1
 | 
						|
// CHECK11-NEXT:    [[TMP63:%.*]] = zext i32 [[ADD13]] to i64
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP63]])
 | 
						|
// CHECK11-NEXT:    [[TMP64:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l50.region_id, i32 4, i8** [[TMP58]], i8** [[TMP59]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.32, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.33, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP65:%.*]] = icmp ne i32 [[TMP64]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP65]], label [[OMP_OFFLOAD_FAILED14:%.*]], label [[OMP_OFFLOAD_CONT15:%.*]]
 | 
						|
// CHECK11:       omp_offload.failed14:
 | 
						|
// CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l50(i32 [[TMP34]], i32* [[TMP35]], i32* [[TMP36]], i32* [[TMP37]]) #[[ATTR2]]
 | 
						|
// CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT15]]
 | 
						|
// CHECK11:       omp_offload.cont15:
 | 
						|
// CHECK11-NEXT:    [[TMP66:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP66]], i32* [[CH_CASTED]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP67:%.*]] = load i32, i32* [[CH_CASTED]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP68:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP68]], i32* [[N_CASTED16]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP69:%.*]] = load i32, i32* [[N_CASTED16]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP70:%.*]] = load i32*, i32** [[A]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP71:%.*]] = load i32*, i32** [[B]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP72:%.*]] = load i32*, i32** [[C]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP73:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP74:%.*]] = bitcast i8** [[TMP73]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP67]], i32* [[TMP74]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP75:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP76:%.*]] = bitcast i8** [[TMP75]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP67]], i32* [[TMP76]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP77:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP77]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP78:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP79:%.*]] = bitcast i8** [[TMP78]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP69]], i32* [[TMP79]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP80:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP81:%.*]] = bitcast i8** [[TMP80]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP69]], i32* [[TMP81]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP82:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP82]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP83:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP84:%.*]] = bitcast i8** [[TMP83]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP70]], i32** [[TMP84]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP85:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP86:%.*]] = bitcast i8** [[TMP85]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP70]], i32** [[TMP86]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP87:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP87]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP88:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP89:%.*]] = bitcast i8** [[TMP88]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP71]], i32** [[TMP89]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP90:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP91:%.*]] = bitcast i8** [[TMP90]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP71]], i32** [[TMP91]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP92:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP92]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP93:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    [[TMP94:%.*]] = bitcast i8** [[TMP93]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP72]], i32** [[TMP94]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP95:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    [[TMP96:%.*]] = bitcast i8** [[TMP95]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP72]], i32** [[TMP96]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP97:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP97]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP98:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP99:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP100:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP100]], i32* [[DOTCAPTURE_EXPR_21]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP101:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_21]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB23:%.*]] = sub nsw i32 [[TMP101]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV24:%.*]] = sdiv i32 [[SUB23]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB25:%.*]] = sub nsw i32 [[DIV24]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB25]], i32* [[DOTCAPTURE_EXPR_22]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP102:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_22]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD26:%.*]] = add nsw i32 [[TMP102]], 1
 | 
						|
// CHECK11-NEXT:    [[TMP103:%.*]] = zext i32 [[ADD26]] to i64
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP103]])
 | 
						|
// CHECK11-NEXT:    [[TMP104:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l58.region_id, i32 5, i8** [[TMP98]], i8** [[TMP99]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.36, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.37, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP105:%.*]] = icmp ne i32 [[TMP104]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP105]], label [[OMP_OFFLOAD_FAILED27:%.*]], label [[OMP_OFFLOAD_CONT28:%.*]]
 | 
						|
// CHECK11:       omp_offload.failed27:
 | 
						|
// CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l58(i32 [[TMP67]], i32 [[TMP69]], i32* [[TMP70]], i32* [[TMP71]], i32* [[TMP72]]) #[[ATTR2]]
 | 
						|
// CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT28]]
 | 
						|
// CHECK11:       omp_offload.cont28:
 | 
						|
// CHECK11-NEXT:    [[TMP106:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP106]], i32* [[N_CASTED29]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP107:%.*]] = load i32, i32* [[N_CASTED29]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP108:%.*]] = load i32*, i32** [[A]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP109:%.*]] = load i32*, i32** [[B]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP110:%.*]] = load i32*, i32** [[C]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP111:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP112:%.*]] = bitcast i8** [[TMP111]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP107]], i32* [[TMP112]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP113:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP114:%.*]] = bitcast i8** [[TMP113]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP107]], i32* [[TMP114]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP115:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP115]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP116:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP117:%.*]] = bitcast i8** [[TMP116]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP108]], i32** [[TMP117]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP118:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP119:%.*]] = bitcast i8** [[TMP118]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP108]], i32** [[TMP119]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP120:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP120]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP121:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP122:%.*]] = bitcast i8** [[TMP121]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP109]], i32** [[TMP122]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP123:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP124:%.*]] = bitcast i8** [[TMP123]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP109]], i32** [[TMP124]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP125:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP125]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP126:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP127:%.*]] = bitcast i8** [[TMP126]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP110]], i32** [[TMP127]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP128:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP129:%.*]] = bitcast i8** [[TMP128]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP110]], i32** [[TMP129]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP130:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP130]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP131:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP132:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP133:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP133]], i32* [[DOTCAPTURE_EXPR_34]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP134:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_34]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB36:%.*]] = sub nsw i32 [[TMP134]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV37:%.*]] = sdiv i32 [[SUB36]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB38:%.*]] = sub nsw i32 [[DIV37]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB38]], i32* [[DOTCAPTURE_EXPR_35]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP135:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_35]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD39:%.*]] = add nsw i32 [[TMP135]], 1
 | 
						|
// CHECK11-NEXT:    [[TMP136:%.*]] = zext i32 [[ADD39]] to i64
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP136]])
 | 
						|
// CHECK11-NEXT:    [[TMP137:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l66.region_id, i32 4, i8** [[TMP131]], i8** [[TMP132]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.40, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.41, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP138:%.*]] = icmp ne i32 [[TMP137]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP138]], label [[OMP_OFFLOAD_FAILED40:%.*]], label [[OMP_OFFLOAD_CONT41:%.*]]
 | 
						|
// CHECK11:       omp_offload.failed40:
 | 
						|
// CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l66(i32 [[TMP107]], i32* [[TMP108]], i32* [[TMP109]], i32* [[TMP110]]) #[[ATTR2]]
 | 
						|
// CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT41]]
 | 
						|
// CHECK11:       omp_offload.cont41:
 | 
						|
// CHECK11-NEXT:    [[TMP139:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP139]], i32* [[CH_CASTED42]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP140:%.*]] = load i32, i32* [[CH_CASTED42]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP141:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP141]], i32* [[N_CASTED43]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP142:%.*]] = load i32, i32* [[N_CASTED43]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP143:%.*]] = load i32*, i32** [[A]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP144:%.*]] = load i32*, i32** [[B]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP145:%.*]] = load i32*, i32** [[C]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP146:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP147:%.*]] = bitcast i8** [[TMP146]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP140]], i32* [[TMP147]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP148:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP149:%.*]] = bitcast i8** [[TMP148]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP140]], i32* [[TMP149]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP150:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP150]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP151:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP152:%.*]] = bitcast i8** [[TMP151]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP142]], i32* [[TMP152]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP153:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP154:%.*]] = bitcast i8** [[TMP153]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP142]], i32* [[TMP154]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP155:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP155]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP156:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP157:%.*]] = bitcast i8** [[TMP156]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP143]], i32** [[TMP157]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP158:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP159:%.*]] = bitcast i8** [[TMP158]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP143]], i32** [[TMP159]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP160:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP160]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP161:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP162:%.*]] = bitcast i8** [[TMP161]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP144]], i32** [[TMP162]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP163:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP164:%.*]] = bitcast i8** [[TMP163]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP144]], i32** [[TMP164]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP165:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP165]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP166:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    [[TMP167:%.*]] = bitcast i8** [[TMP166]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP145]], i32** [[TMP167]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP168:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    [[TMP169:%.*]] = bitcast i8** [[TMP168]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP145]], i32** [[TMP169]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP170:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP170]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP171:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP172:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP173:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP173]], i32* [[DOTCAPTURE_EXPR_48]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP174:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_48]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB50:%.*]] = sub nsw i32 [[TMP174]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV51:%.*]] = sdiv i32 [[SUB50]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB52:%.*]] = sub nsw i32 [[DIV51]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB52]], i32* [[DOTCAPTURE_EXPR_49]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP175:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_49]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD53:%.*]] = add nsw i32 [[TMP175]], 1
 | 
						|
// CHECK11-NEXT:    [[TMP176:%.*]] = zext i32 [[ADD53]] to i64
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP176]])
 | 
						|
// CHECK11-NEXT:    [[TMP177:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l74.region_id, i32 5, i8** [[TMP171]], i8** [[TMP172]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.44, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.45, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP178:%.*]] = icmp ne i32 [[TMP177]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP178]], label [[OMP_OFFLOAD_FAILED54:%.*]], label [[OMP_OFFLOAD_CONT55:%.*]]
 | 
						|
// CHECK11:       omp_offload.failed54:
 | 
						|
// CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l74(i32 [[TMP140]], i32 [[TMP142]], i32* [[TMP143]], i32* [[TMP144]], i32* [[TMP145]]) #[[ATTR2]]
 | 
						|
// CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT55]]
 | 
						|
// CHECK11:       omp_offload.cont55:
 | 
						|
// CHECK11-NEXT:    [[TMP179:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP179]], i32* [[N_CASTED56]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP180:%.*]] = load i32, i32* [[N_CASTED56]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP181:%.*]] = load i32*, i32** [[A]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP182:%.*]] = load i32*, i32** [[B]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP183:%.*]] = load i32*, i32** [[C]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP184:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP185:%.*]] = bitcast i8** [[TMP184]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP180]], i32* [[TMP185]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP186:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP187:%.*]] = bitcast i8** [[TMP186]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP180]], i32* [[TMP187]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP188:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP188]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP189:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP190:%.*]] = bitcast i8** [[TMP189]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP181]], i32** [[TMP190]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP191:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP192:%.*]] = bitcast i8** [[TMP191]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP181]], i32** [[TMP192]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP193:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP193]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP194:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP195:%.*]] = bitcast i8** [[TMP194]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP182]], i32** [[TMP195]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP196:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP197:%.*]] = bitcast i8** [[TMP196]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP182]], i32** [[TMP197]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP198:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP198]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP199:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP200:%.*]] = bitcast i8** [[TMP199]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP183]], i32** [[TMP200]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP201:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP202:%.*]] = bitcast i8** [[TMP201]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP183]], i32** [[TMP202]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP203:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP203]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP204:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP205:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP206:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP206]], i32* [[DOTCAPTURE_EXPR_61]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP207:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_61]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB63:%.*]] = sub nsw i32 [[TMP207]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV64:%.*]] = sdiv i32 [[SUB63]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB65:%.*]] = sub nsw i32 [[DIV64]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB65]], i32* [[DOTCAPTURE_EXPR_62]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP208:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_62]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD66:%.*]] = add nsw i32 [[TMP208]], 1
 | 
						|
// CHECK11-NEXT:    [[TMP209:%.*]] = zext i32 [[ADD66]] to i64
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP209]])
 | 
						|
// CHECK11-NEXT:    [[TMP210:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l82.region_id, i32 4, i8** [[TMP204]], i8** [[TMP205]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.48, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.49, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP211:%.*]] = icmp ne i32 [[TMP210]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP211]], label [[OMP_OFFLOAD_FAILED67:%.*]], label [[OMP_OFFLOAD_CONT68:%.*]]
 | 
						|
// CHECK11:       omp_offload.failed67:
 | 
						|
// CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l82(i32 [[TMP180]], i32* [[TMP181]], i32* [[TMP182]], i32* [[TMP183]]) #[[ATTR2]]
 | 
						|
// CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT68]]
 | 
						|
// CHECK11:       omp_offload.cont68:
 | 
						|
// CHECK11-NEXT:    [[TMP212:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP212]], i32* [[CH_CASTED69]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP213:%.*]] = load i32, i32* [[CH_CASTED69]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP214:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP214]], i32* [[N_CASTED70]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP215:%.*]] = load i32, i32* [[N_CASTED70]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP216:%.*]] = load i32*, i32** [[A]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP217:%.*]] = load i32*, i32** [[B]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP218:%.*]] = load i32*, i32** [[C]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP219:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP220:%.*]] = bitcast i8** [[TMP219]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP213]], i32* [[TMP220]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP221:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP222:%.*]] = bitcast i8** [[TMP221]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP213]], i32* [[TMP222]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP223:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP223]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP224:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP225:%.*]] = bitcast i8** [[TMP224]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP215]], i32* [[TMP225]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP226:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    [[TMP227:%.*]] = bitcast i8** [[TMP226]] to i32*
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP215]], i32* [[TMP227]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP228:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 1
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP228]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP229:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP230:%.*]] = bitcast i8** [[TMP229]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP216]], i32** [[TMP230]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP231:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    [[TMP232:%.*]] = bitcast i8** [[TMP231]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP216]], i32** [[TMP232]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP233:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 2
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP233]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP234:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP235:%.*]] = bitcast i8** [[TMP234]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP217]], i32** [[TMP235]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP236:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    [[TMP237:%.*]] = bitcast i8** [[TMP236]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP217]], i32** [[TMP237]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP238:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 3
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP238]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP239:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    [[TMP240:%.*]] = bitcast i8** [[TMP239]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP218]], i32** [[TMP240]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP241:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    [[TMP242:%.*]] = bitcast i8** [[TMP241]] to i32**
 | 
						|
// CHECK11-NEXT:    store i32* [[TMP218]], i32** [[TMP242]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP243:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 4
 | 
						|
// CHECK11-NEXT:    store i8* null, i8** [[TMP243]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP244:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP245:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 0
 | 
						|
// CHECK11-NEXT:    [[TMP246:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP246]], i32* [[DOTCAPTURE_EXPR_75]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP247:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_75]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB77:%.*]] = sub nsw i32 [[TMP247]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV78:%.*]] = sdiv i32 [[SUB77]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB79:%.*]] = sub nsw i32 [[DIV78]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB79]], i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP248:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD80:%.*]] = add nsw i32 [[TMP248]], 1
 | 
						|
// CHECK11-NEXT:    [[TMP249:%.*]] = zext i32 [[ADD80]] to i64
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP249]])
 | 
						|
// CHECK11-NEXT:    [[TMP250:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l90.region_id, i32 5, i8** [[TMP244]], i8** [[TMP245]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.52, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.53, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP251:%.*]] = icmp ne i32 [[TMP250]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP251]], label [[OMP_OFFLOAD_FAILED81:%.*]], label [[OMP_OFFLOAD_CONT82:%.*]]
 | 
						|
// CHECK11:       omp_offload.failed81:
 | 
						|
// CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l90(i32 [[TMP213]], i32 [[TMP215]], i32* [[TMP216]], i32* [[TMP217]], i32* [[TMP218]]) #[[ATTR2]]
 | 
						|
// CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT82]]
 | 
						|
// CHECK11:       omp_offload.cont82:
 | 
						|
// CHECK11-NEXT:    ret i32 0
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42
 | 
						|
// CHECK11-SAME: (i32 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..26 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..26
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !63
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !63
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !63
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !63
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, i32**, i32**, i32**)* @.omp_outlined..27 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !63
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !63
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !63
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !63
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP64:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..27
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !66
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !66
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !66
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !66
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 4, !llvm.access.group !66
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !66
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !66
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 4, !llvm.access.group !66
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !66
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX6]], align 4, !llvm.access.group !66
 | 
						|
// CHECK11-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 4, !llvm.access.group !66
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !66
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD7]], i32* [[ARRAYIDX8]], align 4, !llvm.access.group !66
 | 
						|
// CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK11:       omp.body.continue:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !66
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !66
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP67:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l50
 | 
						|
// CHECK11-SAME: (i32 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..30 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..30
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !69
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !69
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !69
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !69
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, i32**, i32**, i32**)* @.omp_outlined..31 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !69
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !69
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !69
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !69
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP70:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..31
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !72
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !72
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !72
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !72
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 4, !llvm.access.group !72
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !72
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !72
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 4, !llvm.access.group !72
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !72
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX6]], align 4, !llvm.access.group !72
 | 
						|
// CHECK11-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 4, !llvm.access.group !72
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !72
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD7]], i32* [[ARRAYIDX8]], align 4, !llvm.access.group !72
 | 
						|
// CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK11:       omp.body.continue:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !72
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !72
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP73:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l58
 | 
						|
// CHECK11-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..34 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..34
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, i32**, i32**, i32**)* @.omp_outlined..35 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], i32** [[TMP2]], i32** [[TMP3]], i32** [[TMP4]]), !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD6]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    [[CMP9:%.*]] = icmp sgt i32 [[TMP27]], [[TMP28]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
 | 
						|
// CHECK11:       cond.true10:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    br label [[COND_END12:%.*]]
 | 
						|
// CHECK11:       cond.false11:
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    br label [[COND_END12]]
 | 
						|
// CHECK11:       cond.end12:
 | 
						|
// CHECK11-NEXT:    [[COND13:%.*]] = phi i32 [ [[TMP29]], [[COND_TRUE10]] ], [ [[TMP30]], [[COND_FALSE11]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND13]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP31]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !75
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP76:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[TMP32]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP33]])
 | 
						|
// CHECK11-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP35:%.*]] = icmp ne i32 [[TMP34]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP35]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP36]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD16]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..35
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !78
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !78
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !78
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !78
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 4, !llvm.access.group !78
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !78
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !78
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 4, !llvm.access.group !78
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !78
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX6]], align 4, !llvm.access.group !78
 | 
						|
// CHECK11-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 4, !llvm.access.group !78
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !78
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD7]], i32* [[ARRAYIDX8]], align 4, !llvm.access.group !78
 | 
						|
// CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK11:       omp.body.continue:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !78
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !78
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP79:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l66
 | 
						|
// CHECK11-SAME: (i32 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..38 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..38
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !81
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !81
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !81
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !81
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, i32**, i32**, i32**)* @.omp_outlined..39 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !81
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !81
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !81
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !81
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP82:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..39
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !84
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !84
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !84
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !84
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 4, !llvm.access.group !84
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !84
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !84
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 4, !llvm.access.group !84
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !84
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX6]], align 4, !llvm.access.group !84
 | 
						|
// CHECK11-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 4, !llvm.access.group !84
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !84
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD7]], i32* [[ARRAYIDX8]], align 4, !llvm.access.group !84
 | 
						|
// CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK11:       omp.body.continue:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !84
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !84
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP85:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l74
 | 
						|
// CHECK11-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..42 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..42
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !87
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !87
 | 
						|
// CHECK11-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !87
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !87
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !87
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP21]], i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !87
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !87
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, i32**, i32**, i32**, i32)* @.omp_outlined..43 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], i32** [[TMP2]], i32** [[TMP3]], i32** [[TMP4]], i32 [[TMP22]]), !llvm.access.group !87
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !87
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !87
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !87
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP88:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = icmp ne i32 [[TMP27]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP28]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP29]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..43
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[TMP11]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP12]], i32 33, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP13]], [[TMP14]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP15]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP6]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.body:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !90
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !90
 | 
						|
// CHECK11-NEXT:    [[CMP7:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !90
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !90
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP2]], align 4, !llvm.access.group !90
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !90
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !90
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP3]], align 4, !llvm.access.group !90
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !90
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[ARRAYIDX8]], align 4, !llvm.access.group !90
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP25]], [[TMP28]]
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[TMP1]], align 4, !llvm.access.group !90
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !90
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX10:%.*]] = getelementptr inbounds i32, i32* [[TMP29]], i32 [[TMP30]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD9]], i32* [[ARRAYIDX10]], align 4, !llvm.access.group !90
 | 
						|
// CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK11:       omp.body.continue:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !90
 | 
						|
// CHECK11-NEXT:    [[ADD11:%.*]] = add nsw i32 [[TMP31]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD11]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !90
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP91:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP32]], [[TMP33]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP34]], [[TMP35]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD13]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK11:       omp.dispatch.end:
 | 
						|
// CHECK11-NEXT:    [[TMP36:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP37:%.*]] = load i32, i32* [[TMP36]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP37]])
 | 
						|
// CHECK11-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP39:%.*]] = icmp ne i32 [[TMP38]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP39]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP40]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL16:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD17:%.*]] = add nsw i32 0, [[MUL16]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD17]], i32* [[I4]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l82
 | 
						|
// CHECK11-SAME: (i32 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..46 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..46
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !93
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !93
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !93
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !93
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, i32**, i32**, i32**)* @.omp_outlined..47 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !93
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !93
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !93
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !93
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP94:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..47
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[TMP12]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[TMP14]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP15]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK11-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.body:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !96
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !96
 | 
						|
// CHECK11-NEXT:    [[CMP4:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !96
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !96
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[TMP2]], align 4, !llvm.access.group !96
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !96
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP21]], i32 [[TMP22]]
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !96
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32*, i32** [[TMP3]], align 4, !llvm.access.group !96
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !96
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX5:%.*]] = getelementptr inbounds i32, i32* [[TMP24]], i32 [[TMP25]]
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load i32, i32* [[ARRAYIDX5]], align 4, !llvm.access.group !96
 | 
						|
// CHECK11-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP23]], [[TMP26]]
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[TMP1]], align 4, !llvm.access.group !96
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !96
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds i32, i32* [[TMP27]], i32 [[TMP28]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD6]], i32* [[ARRAYIDX7]], align 4, !llvm.access.group !96
 | 
						|
// CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK11:       omp.body.continue:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !96
 | 
						|
// CHECK11-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !96
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP97:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.inc:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK11:       omp.dispatch.end:
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = icmp ne i32 [[TMP30]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP31]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB9:%.*]] = sub nsw i32 [[TMP32]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV10:%.*]] = sdiv i32 [[SUB9]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL11:%.*]] = mul nsw i32 [[DIV10]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD12:%.*]] = add nsw i32 0, [[MUL11]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD12]], i32* [[I3]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l90
 | 
						|
// CHECK11-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..50 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..50
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK11:       cond.true:
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK11:       cond.false:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK11:       cond.end:
 | 
						|
// CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !99
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !99
 | 
						|
// CHECK11-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !99
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !99
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !99
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP21]], i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !99
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !99
 | 
						|
// CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, i32**, i32**, i32**, i32)* @.omp_outlined..51 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], i32** [[TMP2]], i32** [[TMP3]], i32** [[TMP4]], i32 [[TMP22]]), !llvm.access.group !99
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !99
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !99
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !99
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP100:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK11:       omp.loop.exit:
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = icmp ne i32 [[TMP27]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP28]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP29]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..51
 | 
						|
// CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK11-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK11:       omp.precond.then:
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP13:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[TMP13]], align 4
 | 
						|
// CHECK11-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP15:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[TMP15]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP16]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK11-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.body:
 | 
						|
// CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK11-NEXT:    store i32 [[TMP18]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.cond:
 | 
						|
// CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !102
 | 
						|
// CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !102
 | 
						|
// CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.body:
 | 
						|
// CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !102
 | 
						|
// CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !102
 | 
						|
// CHECK11-NEXT:    [[TMP22:%.*]] = load i32*, i32** [[TMP2]], align 4, !llvm.access.group !102
 | 
						|
// CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !102
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP22]], i32 [[TMP23]]
 | 
						|
// CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !102
 | 
						|
// CHECK11-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[TMP3]], align 4, !llvm.access.group !102
 | 
						|
// CHECK11-NEXT:    [[TMP26:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !102
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, i32* [[TMP25]], i32 [[TMP26]]
 | 
						|
// CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[ARRAYIDX6]], align 4, !llvm.access.group !102
 | 
						|
// CHECK11-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP24]], [[TMP27]]
 | 
						|
// CHECK11-NEXT:    [[TMP28:%.*]] = load i32*, i32** [[TMP1]], align 4, !llvm.access.group !102
 | 
						|
// CHECK11-NEXT:    [[TMP29:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !102
 | 
						|
// CHECK11-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP28]], i32 [[TMP29]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD7]], i32* [[ARRAYIDX8]], align 4, !llvm.access.group !102
 | 
						|
// CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK11:       omp.body.continue:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK11:       omp.inner.for.inc:
 | 
						|
// CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !102
 | 
						|
// CHECK11-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP30]], 1
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !102
 | 
						|
// CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP103:![0-9]+]]
 | 
						|
// CHECK11:       omp.inner.for.end:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK11:       omp.dispatch.inc:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK11:       omp.dispatch.end:
 | 
						|
// CHECK11-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK11-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK11-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK11:       .omp.final.then:
 | 
						|
// CHECK11-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK11-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK11-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK11-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK11-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK11-NEXT:    store i32 [[ADD13]], i32* [[I4]], align 4
 | 
						|
// CHECK11-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK11:       .omp.final.done:
 | 
						|
// CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK11:       omp.precond.end:
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK11-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
 | 
						|
// CHECK11-SAME: () #[[ATTR4:[0-9]+]] {
 | 
						|
// CHECK11-NEXT:  entry:
 | 
						|
// CHECK11-NEXT:    call void @__tgt_register_requires(i64 1)
 | 
						|
// CHECK11-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK12-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[A:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[B:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[C:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_CASTED3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_BASEPTRS4:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_PTRS5:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_MAPPERS6:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[_TMP7:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_8:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_9:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[CH_CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_CASTED16:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_BASEPTRS17:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_PTRS18:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_MAPPERS19:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[_TMP20:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_21:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_22:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_CASTED29:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_BASEPTRS30:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_PTRS31:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_MAPPERS32:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[_TMP33:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_34:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_35:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[CH_CASTED42:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_CASTED43:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_BASEPTRS44:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_PTRS45:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_MAPPERS46:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[_TMP47:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_48:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_49:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_CASTED56:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_BASEPTRS57:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_PTRS58:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_MAPPERS59:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[_TMP60:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_61:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_62:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[CH_CASTED69:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_CASTED70:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_BASEPTRS71:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_PTRS72:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_MAPPERS73:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[_TMP74:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_75:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_76:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP0]], i32* [[N_CASTED]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32, i32* [[N_CASTED]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load double*, double** [[A]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load double*, double** [[B]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load double*, double** [[C]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = bitcast i8** [[TMP5]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP1]], i32* [[TMP6]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = bitcast i8** [[TMP7]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP1]], i32* [[TMP8]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP9]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = bitcast i8** [[TMP10]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP2]], double** [[TMP11]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = bitcast i8** [[TMP12]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP2]], double** [[TMP13]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP14]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = bitcast i8** [[TMP15]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP3]], double** [[TMP16]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = bitcast i8** [[TMP17]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP3]], double** [[TMP18]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP19]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = bitcast i8** [[TMP20]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP4]], double** [[TMP21]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = bitcast i8** [[TMP22]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP4]], double** [[TMP23]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP24]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP27]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP28]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = zext i32 [[ADD]] to i64
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3:[0-9]+]], i64 -1, i64 [[TMP30]])
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l368.region_id, i32 4, i8** [[TMP25]], i8** [[TMP26]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP32]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
 | 
						|
// CHECK12:       omp_offload.failed:
 | 
						|
// CHECK12-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l368(i32 [[TMP1]], double* [[TMP2]], double* [[TMP3]], double* [[TMP4]]) #[[ATTR2:[0-9]+]]
 | 
						|
// CHECK12-NEXT:    br label [[OMP_OFFLOAD_CONT]]
 | 
						|
// CHECK12:       omp_offload.cont:
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP33]], i32* [[N_CASTED3]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP34:%.*]] = load i32, i32* [[N_CASTED3]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP35:%.*]] = load double*, double** [[A]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP36:%.*]] = load double*, double** [[B]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP37:%.*]] = load double*, double** [[C]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP38:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP39:%.*]] = bitcast i8** [[TMP38]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP34]], i32* [[TMP39]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP40:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP41:%.*]] = bitcast i8** [[TMP40]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP34]], i32* [[TMP41]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP42:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP42]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP43:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP44:%.*]] = bitcast i8** [[TMP43]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP35]], double** [[TMP44]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP45:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP46:%.*]] = bitcast i8** [[TMP45]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP35]], double** [[TMP46]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP47:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP47]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP48:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP49:%.*]] = bitcast i8** [[TMP48]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP36]], double** [[TMP49]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP50:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP51:%.*]] = bitcast i8** [[TMP50]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP36]], double** [[TMP51]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP52:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP52]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP53:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP54:%.*]] = bitcast i8** [[TMP53]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP37]], double** [[TMP54]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP55:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP56:%.*]] = bitcast i8** [[TMP55]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP37]], double** [[TMP56]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP57:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP57]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP58:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP59:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP60:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP60]], i32* [[DOTCAPTURE_EXPR_8]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_8]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP61]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB12:%.*]] = sub nsw i32 [[DIV11]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB12]], i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP62:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP62]], 1
 | 
						|
// CHECK12-NEXT:    [[TMP63:%.*]] = zext i32 [[ADD13]] to i64
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP63]])
 | 
						|
// CHECK12-NEXT:    [[TMP64:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l407.region_id, i32 4, i8** [[TMP58]], i8** [[TMP59]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.4, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.5, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP65:%.*]] = icmp ne i32 [[TMP64]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP65]], label [[OMP_OFFLOAD_FAILED14:%.*]], label [[OMP_OFFLOAD_CONT15:%.*]]
 | 
						|
// CHECK12:       omp_offload.failed14:
 | 
						|
// CHECK12-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l407(i32 [[TMP34]], double* [[TMP35]], double* [[TMP36]], double* [[TMP37]]) #[[ATTR2]]
 | 
						|
// CHECK12-NEXT:    br label [[OMP_OFFLOAD_CONT15]]
 | 
						|
// CHECK12:       omp_offload.cont15:
 | 
						|
// CHECK12-NEXT:    [[TMP66:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP66]], i32* [[CH_CASTED]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP67:%.*]] = load i32, i32* [[CH_CASTED]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP68:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP68]], i32* [[N_CASTED16]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP69:%.*]] = load i32, i32* [[N_CASTED16]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP70:%.*]] = load double*, double** [[A]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP71:%.*]] = load double*, double** [[B]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP72:%.*]] = load double*, double** [[C]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP73:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP74:%.*]] = bitcast i8** [[TMP73]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP67]], i32* [[TMP74]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP75:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP76:%.*]] = bitcast i8** [[TMP75]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP67]], i32* [[TMP76]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP77:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP77]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP78:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP79:%.*]] = bitcast i8** [[TMP78]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP69]], i32* [[TMP79]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP80:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP81:%.*]] = bitcast i8** [[TMP80]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP69]], i32* [[TMP81]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP82:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP82]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP83:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP84:%.*]] = bitcast i8** [[TMP83]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP70]], double** [[TMP84]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP85:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP86:%.*]] = bitcast i8** [[TMP85]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP70]], double** [[TMP86]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP87:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP87]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP88:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP89:%.*]] = bitcast i8** [[TMP88]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP71]], double** [[TMP89]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP90:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP91:%.*]] = bitcast i8** [[TMP90]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP71]], double** [[TMP91]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP92:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP92]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP93:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    [[TMP94:%.*]] = bitcast i8** [[TMP93]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP72]], double** [[TMP94]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP95:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    [[TMP96:%.*]] = bitcast i8** [[TMP95]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP72]], double** [[TMP96]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP97:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP97]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP98:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP99:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP100:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP100]], i32* [[DOTCAPTURE_EXPR_21]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP101:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_21]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB23:%.*]] = sub nsw i32 [[TMP101]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV24:%.*]] = sdiv i32 [[SUB23]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB25:%.*]] = sub nsw i32 [[DIV24]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB25]], i32* [[DOTCAPTURE_EXPR_22]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP102:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_22]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD26:%.*]] = add nsw i32 [[TMP102]], 1
 | 
						|
// CHECK12-NEXT:    [[TMP103:%.*]] = zext i32 [[ADD26]] to i64
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP103]])
 | 
						|
// CHECK12-NEXT:    [[TMP104:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l446.region_id, i32 5, i8** [[TMP98]], i8** [[TMP99]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.8, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.9, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP105:%.*]] = icmp ne i32 [[TMP104]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP105]], label [[OMP_OFFLOAD_FAILED27:%.*]], label [[OMP_OFFLOAD_CONT28:%.*]]
 | 
						|
// CHECK12:       omp_offload.failed27:
 | 
						|
// CHECK12-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l446(i32 [[TMP67]], i32 [[TMP69]], double* [[TMP70]], double* [[TMP71]], double* [[TMP72]]) #[[ATTR2]]
 | 
						|
// CHECK12-NEXT:    br label [[OMP_OFFLOAD_CONT28]]
 | 
						|
// CHECK12:       omp_offload.cont28:
 | 
						|
// CHECK12-NEXT:    [[TMP106:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP106]], i32* [[N_CASTED29]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP107:%.*]] = load i32, i32* [[N_CASTED29]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP108:%.*]] = load double*, double** [[A]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP109:%.*]] = load double*, double** [[B]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP110:%.*]] = load double*, double** [[C]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP111:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP112:%.*]] = bitcast i8** [[TMP111]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP107]], i32* [[TMP112]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP113:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP114:%.*]] = bitcast i8** [[TMP113]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP107]], i32* [[TMP114]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP115:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP115]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP116:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP117:%.*]] = bitcast i8** [[TMP116]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP108]], double** [[TMP117]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP118:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP119:%.*]] = bitcast i8** [[TMP118]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP108]], double** [[TMP119]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP120:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP120]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP121:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP122:%.*]] = bitcast i8** [[TMP121]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP109]], double** [[TMP122]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP123:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP124:%.*]] = bitcast i8** [[TMP123]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP109]], double** [[TMP124]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP125:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP125]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP126:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP127:%.*]] = bitcast i8** [[TMP126]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP110]], double** [[TMP127]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP128:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP129:%.*]] = bitcast i8** [[TMP128]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP110]], double** [[TMP129]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP130:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP130]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP131:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP132:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP133:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP133]], i32* [[DOTCAPTURE_EXPR_34]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP134:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_34]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB36:%.*]] = sub nsw i32 [[TMP134]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV37:%.*]] = sdiv i32 [[SUB36]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB38:%.*]] = sub nsw i32 [[DIV37]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB38]], i32* [[DOTCAPTURE_EXPR_35]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP135:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_35]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD39:%.*]] = add nsw i32 [[TMP135]], 1
 | 
						|
// CHECK12-NEXT:    [[TMP136:%.*]] = zext i32 [[ADD39]] to i64
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP136]])
 | 
						|
// CHECK12-NEXT:    [[TMP137:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l477.region_id, i32 4, i8** [[TMP131]], i8** [[TMP132]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.12, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.13, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP138:%.*]] = icmp ne i32 [[TMP137]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP138]], label [[OMP_OFFLOAD_FAILED40:%.*]], label [[OMP_OFFLOAD_CONT41:%.*]]
 | 
						|
// CHECK12:       omp_offload.failed40:
 | 
						|
// CHECK12-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l477(i32 [[TMP107]], double* [[TMP108]], double* [[TMP109]], double* [[TMP110]]) #[[ATTR2]]
 | 
						|
// CHECK12-NEXT:    br label [[OMP_OFFLOAD_CONT41]]
 | 
						|
// CHECK12:       omp_offload.cont41:
 | 
						|
// CHECK12-NEXT:    [[TMP139:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP139]], i32* [[CH_CASTED42]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP140:%.*]] = load i32, i32* [[CH_CASTED42]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP141:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP141]], i32* [[N_CASTED43]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP142:%.*]] = load i32, i32* [[N_CASTED43]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP143:%.*]] = load double*, double** [[A]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP144:%.*]] = load double*, double** [[B]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP145:%.*]] = load double*, double** [[C]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP146:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP147:%.*]] = bitcast i8** [[TMP146]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP140]], i32* [[TMP147]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP148:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP149:%.*]] = bitcast i8** [[TMP148]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP140]], i32* [[TMP149]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP150:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP150]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP151:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP152:%.*]] = bitcast i8** [[TMP151]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP142]], i32* [[TMP152]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP153:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP154:%.*]] = bitcast i8** [[TMP153]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP142]], i32* [[TMP154]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP155:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP155]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP156:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP157:%.*]] = bitcast i8** [[TMP156]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP143]], double** [[TMP157]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP158:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP159:%.*]] = bitcast i8** [[TMP158]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP143]], double** [[TMP159]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP160:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP160]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP161:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP162:%.*]] = bitcast i8** [[TMP161]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP144]], double** [[TMP162]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP163:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP164:%.*]] = bitcast i8** [[TMP163]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP144]], double** [[TMP164]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP165:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP165]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP166:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    [[TMP167:%.*]] = bitcast i8** [[TMP166]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP145]], double** [[TMP167]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP168:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    [[TMP169:%.*]] = bitcast i8** [[TMP168]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP145]], double** [[TMP169]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP170:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP170]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP171:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP172:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP173:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP173]], i32* [[DOTCAPTURE_EXPR_48]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP174:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_48]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB50:%.*]] = sub nsw i32 [[TMP174]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV51:%.*]] = sdiv i32 [[SUB50]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB52:%.*]] = sub nsw i32 [[DIV51]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB52]], i32* [[DOTCAPTURE_EXPR_49]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP175:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_49]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD53:%.*]] = add nsw i32 [[TMP175]], 1
 | 
						|
// CHECK12-NEXT:    [[TMP176:%.*]] = zext i32 [[ADD53]] to i64
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP176]])
 | 
						|
// CHECK12-NEXT:    [[TMP177:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l505.region_id, i32 5, i8** [[TMP171]], i8** [[TMP172]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.16, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.17, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP178:%.*]] = icmp ne i32 [[TMP177]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP178]], label [[OMP_OFFLOAD_FAILED54:%.*]], label [[OMP_OFFLOAD_CONT55:%.*]]
 | 
						|
// CHECK12:       omp_offload.failed54:
 | 
						|
// CHECK12-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l505(i32 [[TMP140]], i32 [[TMP142]], double* [[TMP143]], double* [[TMP144]], double* [[TMP145]]) #[[ATTR2]]
 | 
						|
// CHECK12-NEXT:    br label [[OMP_OFFLOAD_CONT55]]
 | 
						|
// CHECK12:       omp_offload.cont55:
 | 
						|
// CHECK12-NEXT:    [[TMP179:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP179]], i32* [[N_CASTED56]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP180:%.*]] = load i32, i32* [[N_CASTED56]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP181:%.*]] = load double*, double** [[A]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP182:%.*]] = load double*, double** [[B]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP183:%.*]] = load double*, double** [[C]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP184:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP185:%.*]] = bitcast i8** [[TMP184]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP180]], i32* [[TMP185]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP186:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP187:%.*]] = bitcast i8** [[TMP186]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP180]], i32* [[TMP187]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP188:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP188]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP189:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP190:%.*]] = bitcast i8** [[TMP189]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP181]], double** [[TMP190]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP191:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP192:%.*]] = bitcast i8** [[TMP191]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP181]], double** [[TMP192]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP193:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP193]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP194:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP195:%.*]] = bitcast i8** [[TMP194]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP182]], double** [[TMP195]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP196:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP197:%.*]] = bitcast i8** [[TMP196]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP182]], double** [[TMP197]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP198:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP198]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP199:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP200:%.*]] = bitcast i8** [[TMP199]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP183]], double** [[TMP200]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP201:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP202:%.*]] = bitcast i8** [[TMP201]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP183]], double** [[TMP202]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP203:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP203]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP204:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP205:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP206:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP206]], i32* [[DOTCAPTURE_EXPR_61]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP207:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_61]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB63:%.*]] = sub nsw i32 [[TMP207]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV64:%.*]] = sdiv i32 [[SUB63]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB65:%.*]] = sub nsw i32 [[DIV64]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB65]], i32* [[DOTCAPTURE_EXPR_62]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP208:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_62]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD66:%.*]] = add nsw i32 [[TMP208]], 1
 | 
						|
// CHECK12-NEXT:    [[TMP209:%.*]] = zext i32 [[ADD66]] to i64
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP209]])
 | 
						|
// CHECK12-NEXT:    [[TMP210:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l535.region_id, i32 4, i8** [[TMP204]], i8** [[TMP205]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.20, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.21, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP211:%.*]] = icmp ne i32 [[TMP210]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP211]], label [[OMP_OFFLOAD_FAILED67:%.*]], label [[OMP_OFFLOAD_CONT68:%.*]]
 | 
						|
// CHECK12:       omp_offload.failed67:
 | 
						|
// CHECK12-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l535(i32 [[TMP180]], double* [[TMP181]], double* [[TMP182]], double* [[TMP183]]) #[[ATTR2]]
 | 
						|
// CHECK12-NEXT:    br label [[OMP_OFFLOAD_CONT68]]
 | 
						|
// CHECK12:       omp_offload.cont68:
 | 
						|
// CHECK12-NEXT:    [[TMP212:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP212]], i32* [[CH_CASTED69]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP213:%.*]] = load i32, i32* [[CH_CASTED69]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP214:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP214]], i32* [[N_CASTED70]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP215:%.*]] = load i32, i32* [[N_CASTED70]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP216:%.*]] = load double*, double** [[A]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP217:%.*]] = load double*, double** [[B]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP218:%.*]] = load double*, double** [[C]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP219:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP220:%.*]] = bitcast i8** [[TMP219]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP213]], i32* [[TMP220]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP221:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP222:%.*]] = bitcast i8** [[TMP221]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP213]], i32* [[TMP222]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP223:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP223]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP224:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP225:%.*]] = bitcast i8** [[TMP224]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP215]], i32* [[TMP225]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP226:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP227:%.*]] = bitcast i8** [[TMP226]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP215]], i32* [[TMP227]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP228:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP228]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP229:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP230:%.*]] = bitcast i8** [[TMP229]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP216]], double** [[TMP230]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP231:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP232:%.*]] = bitcast i8** [[TMP231]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP216]], double** [[TMP232]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP233:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP233]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP234:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP235:%.*]] = bitcast i8** [[TMP234]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP217]], double** [[TMP235]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP236:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP237:%.*]] = bitcast i8** [[TMP236]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP217]], double** [[TMP237]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP238:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP238]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP239:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    [[TMP240:%.*]] = bitcast i8** [[TMP239]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP218]], double** [[TMP240]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP241:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    [[TMP242:%.*]] = bitcast i8** [[TMP241]] to double**
 | 
						|
// CHECK12-NEXT:    store double* [[TMP218]], double** [[TMP242]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP243:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP243]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP244:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP245:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP246:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP246]], i32* [[DOTCAPTURE_EXPR_75]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP247:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_75]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB77:%.*]] = sub nsw i32 [[TMP247]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV78:%.*]] = sdiv i32 [[SUB77]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB79:%.*]] = sub nsw i32 [[DIV78]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB79]], i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP248:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD80:%.*]] = add nsw i32 [[TMP248]], 1
 | 
						|
// CHECK12-NEXT:    [[TMP249:%.*]] = zext i32 [[ADD80]] to i64
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP249]])
 | 
						|
// CHECK12-NEXT:    [[TMP250:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l561.region_id, i32 5, i8** [[TMP244]], i8** [[TMP245]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.24, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.25, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP251:%.*]] = icmp ne i32 [[TMP250]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP251]], label [[OMP_OFFLOAD_FAILED81:%.*]], label [[OMP_OFFLOAD_CONT82:%.*]]
 | 
						|
// CHECK12:       omp_offload.failed81:
 | 
						|
// CHECK12-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l561(i32 [[TMP213]], i32 [[TMP215]], double* [[TMP216]], double* [[TMP217]], double* [[TMP218]]) #[[ATTR2]]
 | 
						|
// CHECK12-NEXT:    br label [[OMP_OFFLOAD_CONT82]]
 | 
						|
// CHECK12:       omp_offload.cont82:
 | 
						|
// CHECK12-NEXT:    [[CALL:%.*]] = call noundef i32 @_Z5tmainIiET_v()
 | 
						|
// CHECK12-NEXT:    ret i32 [[CALL]]
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l368
 | 
						|
// CHECK12-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1:[0-9]+]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined. to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined.
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !18
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !18
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !18
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !18
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..1 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !18
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !18
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !18
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !18
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP19:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..1
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2:[0-9]+]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !22
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !22
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !22
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !22
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !22
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !22
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !22
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !22
 | 
						|
// CHECK12-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !22
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !22
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK12-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !22
 | 
						|
// CHECK12-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK12:       omp.body.continue:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !22
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP23:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l407
 | 
						|
// CHECK12-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..2 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..2
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !27
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !27
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !27
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !27
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..3 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !27
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !27
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !27
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !27
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP28:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..3
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !30
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !30
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !30
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !30
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !30
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !30
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !30
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !30
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !30
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !30
 | 
						|
// CHECK12-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !30
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !30
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK12-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !30
 | 
						|
// CHECK12-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK12:       omp.body.continue:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !30
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !30
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP31:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l446
 | 
						|
// CHECK12-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..6 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..6
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..7 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]]), !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD6]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    [[CMP9:%.*]] = icmp sgt i32 [[TMP27]], [[TMP28]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
 | 
						|
// CHECK12:       cond.true10:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    br label [[COND_END12:%.*]]
 | 
						|
// CHECK12:       cond.false11:
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    br label [[COND_END12]]
 | 
						|
// CHECK12:       cond.end12:
 | 
						|
// CHECK12-NEXT:    [[COND13:%.*]] = phi i32 [ [[TMP29]], [[COND_TRUE10]] ], [ [[TMP30]], [[COND_FALSE11]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND13]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP31]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !33
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP34:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[TMP32]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP33]])
 | 
						|
// CHECK12-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP35:%.*]] = icmp ne i32 [[TMP34]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP35]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP36]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD16]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..7
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !36
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !36
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !36
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !36
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !36
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !36
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !36
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !36
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !36
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !36
 | 
						|
// CHECK12-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !36
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !36
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK12-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !36
 | 
						|
// CHECK12-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK12:       omp.body.continue:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !36
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !36
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP37:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l477
 | 
						|
// CHECK12-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..10 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..10
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !39
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !39
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !39
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !39
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..11 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !39
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !39
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !39
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !39
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP40:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..11
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !42
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !42
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !42
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !42
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !42
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !42
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !42
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !42
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !42
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !42
 | 
						|
// CHECK12-NEXT:    [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !42
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !42
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK12-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !42
 | 
						|
// CHECK12-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK12:       omp.body.continue:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !42
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !42
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP43:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l505
 | 
						|
// CHECK12-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..14 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..14
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !45
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !45
 | 
						|
// CHECK12-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !45
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !45
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !45
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP21]], i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !45
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !45
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**, i32)* @.omp_outlined..15 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i32 [[TMP22]]), !llvm.access.group !45
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !45
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !45
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !45
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP46:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = icmp ne i32 [[TMP27]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP28]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP29]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..15
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[TMP11]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP12]], i32 33, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP13]], [[TMP14]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP15]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP6]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.body:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !48
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !48
 | 
						|
// CHECK12-NEXT:    [[CMP7:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !48
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !48
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !48
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !48
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !48
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !48
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !48
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load double, double* [[ARRAYIDX8]], align 4, !llvm.access.group !48
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = fadd double [[TMP25]], [[TMP28]]
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !48
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !48
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX10:%.*]] = getelementptr inbounds double, double* [[TMP29]], i32 [[TMP30]]
 | 
						|
// CHECK12-NEXT:    store double [[ADD9]], double* [[ARRAYIDX10]], align 4, !llvm.access.group !48
 | 
						|
// CHECK12-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK12:       omp.body.continue:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !48
 | 
						|
// CHECK12-NEXT:    [[ADD11:%.*]] = add nsw i32 [[TMP31]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD11]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !48
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP49:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP32]], [[TMP33]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP34]], [[TMP35]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD13]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK12:       omp.dispatch.end:
 | 
						|
// CHECK12-NEXT:    [[TMP36:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP37:%.*]] = load i32, i32* [[TMP36]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP37]])
 | 
						|
// CHECK12-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP39:%.*]] = icmp ne i32 [[TMP38]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP39]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP40]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL16:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD17:%.*]] = add nsw i32 0, [[MUL16]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD17]], i32* [[I4]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l535
 | 
						|
// CHECK12-SAME: (i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..18 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..18
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !51
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !51
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !51
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !51
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**)* @.omp_outlined..19 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], double** [[TMP1]], double** [[TMP2]], double** [[TMP3]]), !llvm.access.group !51
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !51
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !51
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !51
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP52:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..19
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[TMP12]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[TMP14]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP15]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK12-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.body:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !54
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !54
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !54
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !54
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !54
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !54
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP21]], i32 [[TMP22]]
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !54
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !54
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !54
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX5:%.*]] = getelementptr inbounds double, double* [[TMP24]], i32 [[TMP25]]
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load double, double* [[ARRAYIDX5]], align 4, !llvm.access.group !54
 | 
						|
// CHECK12-NEXT:    [[ADD6:%.*]] = fadd double [[TMP23]], [[TMP26]]
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !54
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !54
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds double, double* [[TMP27]], i32 [[TMP28]]
 | 
						|
// CHECK12-NEXT:    store double [[ADD6]], double* [[ARRAYIDX7]], align 4, !llvm.access.group !54
 | 
						|
// CHECK12-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK12:       omp.body.continue:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !54
 | 
						|
// CHECK12-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !54
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP55:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.inc:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK12:       omp.dispatch.end:
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = icmp ne i32 [[TMP30]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP31]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB9:%.*]] = sub nsw i32 [[TMP32]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV10:%.*]] = sdiv i32 [[SUB9]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL11:%.*]] = mul nsw i32 [[DIV10]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD12:%.*]] = add nsw i32 0, [[MUL11]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD12]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l561
 | 
						|
// CHECK12-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], double* noundef [[A:%.*]], double* noundef [[B:%.*]], double* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double*, align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[A]], double** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[B]], double** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double* [[C]], double** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, double**, double**, double**)* @.omp_outlined..22 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], double** [[A_ADDR]], double** [[B_ADDR]], double** [[C_ADDR]])
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..22
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !57
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !57
 | 
						|
// CHECK12-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !57
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !57
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !57
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP21]], i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !57
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !57
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, double**, double**, double**, i32)* @.omp_outlined..23 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], double** [[TMP2]], double** [[TMP3]], double** [[TMP4]], i32 [[TMP22]]), !llvm.access.group !57
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !57
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !57
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !57
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP58:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = icmp ne i32 [[TMP27]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP28]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP29]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..23
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], double** noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca double**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[A]], double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[B]], double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store double** [[C]], double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load double**, double*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load double**, double*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load double**, double*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[TMP13]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[TMP15]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP16]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK12-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.body:
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP18]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !60
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !60
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !60
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !60
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load double*, double** [[TMP2]], align 4, !llvm.access.group !60
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !60
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP22]], i32 [[TMP23]]
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !60
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load double*, double** [[TMP3]], align 4, !llvm.access.group !60
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !60
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP25]], i32 [[TMP26]]
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load double, double* [[ARRAYIDX6]], align 4, !llvm.access.group !60
 | 
						|
// CHECK12-NEXT:    [[ADD7:%.*]] = fadd double [[TMP24]], [[TMP27]]
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load double*, double** [[TMP1]], align 4, !llvm.access.group !60
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !60
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds double, double* [[TMP28]], i32 [[TMP29]]
 | 
						|
// CHECK12-NEXT:    store double [[ADD7]], double* [[ARRAYIDX8]], align 4, !llvm.access.group !60
 | 
						|
// CHECK12-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK12:       omp.body.continue:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !60
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP30]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !60
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP61:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.inc:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK12:       omp.dispatch.end:
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD13]], i32* [[I4]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
 | 
						|
// CHECK12-SAME: () #[[ATTR3:[0-9]+]] comdat {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[A:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[B:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[C:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_CASTED3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_BASEPTRS4:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_PTRS5:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_MAPPERS6:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[_TMP7:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_8:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_9:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[CH_CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_CASTED16:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_BASEPTRS17:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_PTRS18:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_MAPPERS19:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[_TMP20:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_21:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_22:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_CASTED29:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_BASEPTRS30:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_PTRS31:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_MAPPERS32:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[_TMP33:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_34:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_35:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[CH_CASTED42:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_CASTED43:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_BASEPTRS44:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_PTRS45:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_MAPPERS46:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[_TMP47:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_48:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_49:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_CASTED56:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_BASEPTRS57:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_PTRS58:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_MAPPERS59:%.*]] = alloca [4 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[_TMP60:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_61:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_62:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[CH_CASTED69:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_CASTED70:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_BASEPTRS71:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_PTRS72:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOFFLOAD_MAPPERS73:%.*]] = alloca [5 x i8*], align 4
 | 
						|
// CHECK12-NEXT:    [[_TMP74:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_75:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_76:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP0]], i32* [[N_CASTED]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32, i32* [[N_CASTED]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[B]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32*, i32** [[C]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = bitcast i8** [[TMP5]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP1]], i32* [[TMP6]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = bitcast i8** [[TMP7]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP1]], i32* [[TMP8]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP9]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = bitcast i8** [[TMP10]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP2]], i32** [[TMP11]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = bitcast i8** [[TMP12]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP2]], i32** [[TMP13]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP14]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = bitcast i8** [[TMP15]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP3]], i32** [[TMP16]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = bitcast i8** [[TMP17]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP3]], i32** [[TMP18]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP19]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = bitcast i8** [[TMP20]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP4]], i32** [[TMP21]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = bitcast i8** [[TMP22]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP4]], i32** [[TMP23]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP24]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP27]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP28]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = zext i32 [[ADD]] to i64
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP30]])
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42.region_id, i32 4, i8** [[TMP25]], i8** [[TMP26]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.28, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.29, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP32]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
 | 
						|
// CHECK12:       omp_offload.failed:
 | 
						|
// CHECK12-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42(i32 [[TMP1]], i32* [[TMP2]], i32* [[TMP3]], i32* [[TMP4]]) #[[ATTR2]]
 | 
						|
// CHECK12-NEXT:    br label [[OMP_OFFLOAD_CONT]]
 | 
						|
// CHECK12:       omp_offload.cont:
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP33]], i32* [[N_CASTED3]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP34:%.*]] = load i32, i32* [[N_CASTED3]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP35:%.*]] = load i32*, i32** [[A]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP36:%.*]] = load i32*, i32** [[B]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP37:%.*]] = load i32*, i32** [[C]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP38:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP39:%.*]] = bitcast i8** [[TMP38]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP34]], i32* [[TMP39]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP40:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP41:%.*]] = bitcast i8** [[TMP40]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP34]], i32* [[TMP41]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP42:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP42]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP43:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP44:%.*]] = bitcast i8** [[TMP43]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP35]], i32** [[TMP44]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP45:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP46:%.*]] = bitcast i8** [[TMP45]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP35]], i32** [[TMP46]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP47:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP47]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP48:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP49:%.*]] = bitcast i8** [[TMP48]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP36]], i32** [[TMP49]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP50:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP51:%.*]] = bitcast i8** [[TMP50]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP36]], i32** [[TMP51]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP52:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP52]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP53:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP54:%.*]] = bitcast i8** [[TMP53]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP37]], i32** [[TMP54]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP55:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP56:%.*]] = bitcast i8** [[TMP55]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP37]], i32** [[TMP56]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP57:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP57]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP58:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP59:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP60:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP60]], i32* [[DOTCAPTURE_EXPR_8]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_8]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP61]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB12:%.*]] = sub nsw i32 [[DIV11]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB12]], i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP62:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_9]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP62]], 1
 | 
						|
// CHECK12-NEXT:    [[TMP63:%.*]] = zext i32 [[ADD13]] to i64
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP63]])
 | 
						|
// CHECK12-NEXT:    [[TMP64:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l50.region_id, i32 4, i8** [[TMP58]], i8** [[TMP59]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.32, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.33, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP65:%.*]] = icmp ne i32 [[TMP64]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP65]], label [[OMP_OFFLOAD_FAILED14:%.*]], label [[OMP_OFFLOAD_CONT15:%.*]]
 | 
						|
// CHECK12:       omp_offload.failed14:
 | 
						|
// CHECK12-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l50(i32 [[TMP34]], i32* [[TMP35]], i32* [[TMP36]], i32* [[TMP37]]) #[[ATTR2]]
 | 
						|
// CHECK12-NEXT:    br label [[OMP_OFFLOAD_CONT15]]
 | 
						|
// CHECK12:       omp_offload.cont15:
 | 
						|
// CHECK12-NEXT:    [[TMP66:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP66]], i32* [[CH_CASTED]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP67:%.*]] = load i32, i32* [[CH_CASTED]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP68:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP68]], i32* [[N_CASTED16]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP69:%.*]] = load i32, i32* [[N_CASTED16]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP70:%.*]] = load i32*, i32** [[A]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP71:%.*]] = load i32*, i32** [[B]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP72:%.*]] = load i32*, i32** [[C]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP73:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP74:%.*]] = bitcast i8** [[TMP73]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP67]], i32* [[TMP74]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP75:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP76:%.*]] = bitcast i8** [[TMP75]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP67]], i32* [[TMP76]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP77:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP77]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP78:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP79:%.*]] = bitcast i8** [[TMP78]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP69]], i32* [[TMP79]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP80:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP81:%.*]] = bitcast i8** [[TMP80]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP69]], i32* [[TMP81]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP82:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP82]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP83:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP84:%.*]] = bitcast i8** [[TMP83]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP70]], i32** [[TMP84]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP85:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP86:%.*]] = bitcast i8** [[TMP85]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP70]], i32** [[TMP86]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP87:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP87]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP88:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP89:%.*]] = bitcast i8** [[TMP88]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP71]], i32** [[TMP89]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP90:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP91:%.*]] = bitcast i8** [[TMP90]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP71]], i32** [[TMP91]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP92:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP92]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP93:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    [[TMP94:%.*]] = bitcast i8** [[TMP93]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP72]], i32** [[TMP94]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP95:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    [[TMP96:%.*]] = bitcast i8** [[TMP95]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP72]], i32** [[TMP96]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP97:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS19]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP97]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP98:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS17]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP99:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS18]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP100:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP100]], i32* [[DOTCAPTURE_EXPR_21]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP101:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_21]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB23:%.*]] = sub nsw i32 [[TMP101]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV24:%.*]] = sdiv i32 [[SUB23]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB25:%.*]] = sub nsw i32 [[DIV24]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB25]], i32* [[DOTCAPTURE_EXPR_22]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP102:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_22]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD26:%.*]] = add nsw i32 [[TMP102]], 1
 | 
						|
// CHECK12-NEXT:    [[TMP103:%.*]] = zext i32 [[ADD26]] to i64
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP103]])
 | 
						|
// CHECK12-NEXT:    [[TMP104:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l58.region_id, i32 5, i8** [[TMP98]], i8** [[TMP99]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.36, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.37, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP105:%.*]] = icmp ne i32 [[TMP104]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP105]], label [[OMP_OFFLOAD_FAILED27:%.*]], label [[OMP_OFFLOAD_CONT28:%.*]]
 | 
						|
// CHECK12:       omp_offload.failed27:
 | 
						|
// CHECK12-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l58(i32 [[TMP67]], i32 [[TMP69]], i32* [[TMP70]], i32* [[TMP71]], i32* [[TMP72]]) #[[ATTR2]]
 | 
						|
// CHECK12-NEXT:    br label [[OMP_OFFLOAD_CONT28]]
 | 
						|
// CHECK12:       omp_offload.cont28:
 | 
						|
// CHECK12-NEXT:    [[TMP106:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP106]], i32* [[N_CASTED29]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP107:%.*]] = load i32, i32* [[N_CASTED29]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP108:%.*]] = load i32*, i32** [[A]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP109:%.*]] = load i32*, i32** [[B]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP110:%.*]] = load i32*, i32** [[C]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP111:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP112:%.*]] = bitcast i8** [[TMP111]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP107]], i32* [[TMP112]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP113:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP114:%.*]] = bitcast i8** [[TMP113]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP107]], i32* [[TMP114]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP115:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP115]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP116:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP117:%.*]] = bitcast i8** [[TMP116]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP108]], i32** [[TMP117]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP118:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP119:%.*]] = bitcast i8** [[TMP118]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP108]], i32** [[TMP119]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP120:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP120]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP121:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP122:%.*]] = bitcast i8** [[TMP121]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP109]], i32** [[TMP122]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP123:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP124:%.*]] = bitcast i8** [[TMP123]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP109]], i32** [[TMP124]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP125:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP125]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP126:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP127:%.*]] = bitcast i8** [[TMP126]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP110]], i32** [[TMP127]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP128:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP129:%.*]] = bitcast i8** [[TMP128]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP110]], i32** [[TMP129]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP130:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP130]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP131:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP132:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP133:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP133]], i32* [[DOTCAPTURE_EXPR_34]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP134:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_34]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB36:%.*]] = sub nsw i32 [[TMP134]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV37:%.*]] = sdiv i32 [[SUB36]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB38:%.*]] = sub nsw i32 [[DIV37]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB38]], i32* [[DOTCAPTURE_EXPR_35]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP135:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_35]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD39:%.*]] = add nsw i32 [[TMP135]], 1
 | 
						|
// CHECK12-NEXT:    [[TMP136:%.*]] = zext i32 [[ADD39]] to i64
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP136]])
 | 
						|
// CHECK12-NEXT:    [[TMP137:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l66.region_id, i32 4, i8** [[TMP131]], i8** [[TMP132]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.40, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.41, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP138:%.*]] = icmp ne i32 [[TMP137]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP138]], label [[OMP_OFFLOAD_FAILED40:%.*]], label [[OMP_OFFLOAD_CONT41:%.*]]
 | 
						|
// CHECK12:       omp_offload.failed40:
 | 
						|
// CHECK12-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l66(i32 [[TMP107]], i32* [[TMP108]], i32* [[TMP109]], i32* [[TMP110]]) #[[ATTR2]]
 | 
						|
// CHECK12-NEXT:    br label [[OMP_OFFLOAD_CONT41]]
 | 
						|
// CHECK12:       omp_offload.cont41:
 | 
						|
// CHECK12-NEXT:    [[TMP139:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP139]], i32* [[CH_CASTED42]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP140:%.*]] = load i32, i32* [[CH_CASTED42]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP141:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP141]], i32* [[N_CASTED43]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP142:%.*]] = load i32, i32* [[N_CASTED43]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP143:%.*]] = load i32*, i32** [[A]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP144:%.*]] = load i32*, i32** [[B]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP145:%.*]] = load i32*, i32** [[C]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP146:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP147:%.*]] = bitcast i8** [[TMP146]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP140]], i32* [[TMP147]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP148:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP149:%.*]] = bitcast i8** [[TMP148]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP140]], i32* [[TMP149]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP150:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP150]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP151:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP152:%.*]] = bitcast i8** [[TMP151]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP142]], i32* [[TMP152]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP153:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP154:%.*]] = bitcast i8** [[TMP153]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP142]], i32* [[TMP154]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP155:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP155]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP156:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP157:%.*]] = bitcast i8** [[TMP156]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP143]], i32** [[TMP157]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP158:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP159:%.*]] = bitcast i8** [[TMP158]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP143]], i32** [[TMP159]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP160:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP160]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP161:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP162:%.*]] = bitcast i8** [[TMP161]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP144]], i32** [[TMP162]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP163:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP164:%.*]] = bitcast i8** [[TMP163]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP144]], i32** [[TMP164]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP165:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP165]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP166:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    [[TMP167:%.*]] = bitcast i8** [[TMP166]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP145]], i32** [[TMP167]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP168:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    [[TMP169:%.*]] = bitcast i8** [[TMP168]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP145]], i32** [[TMP169]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP170:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS46]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP170]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP171:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS44]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP172:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS45]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP173:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP173]], i32* [[DOTCAPTURE_EXPR_48]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP174:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_48]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB50:%.*]] = sub nsw i32 [[TMP174]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV51:%.*]] = sdiv i32 [[SUB50]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB52:%.*]] = sub nsw i32 [[DIV51]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB52]], i32* [[DOTCAPTURE_EXPR_49]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP175:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_49]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD53:%.*]] = add nsw i32 [[TMP175]], 1
 | 
						|
// CHECK12-NEXT:    [[TMP176:%.*]] = zext i32 [[ADD53]] to i64
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP176]])
 | 
						|
// CHECK12-NEXT:    [[TMP177:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l74.region_id, i32 5, i8** [[TMP171]], i8** [[TMP172]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.44, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.45, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP178:%.*]] = icmp ne i32 [[TMP177]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP178]], label [[OMP_OFFLOAD_FAILED54:%.*]], label [[OMP_OFFLOAD_CONT55:%.*]]
 | 
						|
// CHECK12:       omp_offload.failed54:
 | 
						|
// CHECK12-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l74(i32 [[TMP140]], i32 [[TMP142]], i32* [[TMP143]], i32* [[TMP144]], i32* [[TMP145]]) #[[ATTR2]]
 | 
						|
// CHECK12-NEXT:    br label [[OMP_OFFLOAD_CONT55]]
 | 
						|
// CHECK12:       omp_offload.cont55:
 | 
						|
// CHECK12-NEXT:    [[TMP179:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP179]], i32* [[N_CASTED56]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP180:%.*]] = load i32, i32* [[N_CASTED56]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP181:%.*]] = load i32*, i32** [[A]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP182:%.*]] = load i32*, i32** [[B]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP183:%.*]] = load i32*, i32** [[C]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP184:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP185:%.*]] = bitcast i8** [[TMP184]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP180]], i32* [[TMP185]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP186:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP187:%.*]] = bitcast i8** [[TMP186]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP180]], i32* [[TMP187]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP188:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP188]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP189:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP190:%.*]] = bitcast i8** [[TMP189]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP181]], i32** [[TMP190]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP191:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP192:%.*]] = bitcast i8** [[TMP191]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP181]], i32** [[TMP192]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP193:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP193]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP194:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP195:%.*]] = bitcast i8** [[TMP194]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP182]], i32** [[TMP195]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP196:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP197:%.*]] = bitcast i8** [[TMP196]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP182]], i32** [[TMP197]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP198:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP198]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP199:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP200:%.*]] = bitcast i8** [[TMP199]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP183]], i32** [[TMP200]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP201:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP202:%.*]] = bitcast i8** [[TMP201]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP183]], i32** [[TMP202]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP203:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_MAPPERS59]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP203]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP204:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_BASEPTRS57]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP205:%.*]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[DOTOFFLOAD_PTRS58]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP206:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP206]], i32* [[DOTCAPTURE_EXPR_61]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP207:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_61]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB63:%.*]] = sub nsw i32 [[TMP207]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV64:%.*]] = sdiv i32 [[SUB63]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB65:%.*]] = sub nsw i32 [[DIV64]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB65]], i32* [[DOTCAPTURE_EXPR_62]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP208:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_62]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD66:%.*]] = add nsw i32 [[TMP208]], 1
 | 
						|
// CHECK12-NEXT:    [[TMP209:%.*]] = zext i32 [[ADD66]] to i64
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP209]])
 | 
						|
// CHECK12-NEXT:    [[TMP210:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l82.region_id, i32 4, i8** [[TMP204]], i8** [[TMP205]], i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_sizes.48, i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* @.offload_maptypes.49, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP211:%.*]] = icmp ne i32 [[TMP210]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP211]], label [[OMP_OFFLOAD_FAILED67:%.*]], label [[OMP_OFFLOAD_CONT68:%.*]]
 | 
						|
// CHECK12:       omp_offload.failed67:
 | 
						|
// CHECK12-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l82(i32 [[TMP180]], i32* [[TMP181]], i32* [[TMP182]], i32* [[TMP183]]) #[[ATTR2]]
 | 
						|
// CHECK12-NEXT:    br label [[OMP_OFFLOAD_CONT68]]
 | 
						|
// CHECK12:       omp_offload.cont68:
 | 
						|
// CHECK12-NEXT:    [[TMP212:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP212]], i32* [[CH_CASTED69]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP213:%.*]] = load i32, i32* [[CH_CASTED69]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP214:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP214]], i32* [[N_CASTED70]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP215:%.*]] = load i32, i32* [[N_CASTED70]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP216:%.*]] = load i32*, i32** [[A]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP217:%.*]] = load i32*, i32** [[B]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP218:%.*]] = load i32*, i32** [[C]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP219:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP220:%.*]] = bitcast i8** [[TMP219]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP213]], i32* [[TMP220]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP221:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP222:%.*]] = bitcast i8** [[TMP221]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP213]], i32* [[TMP222]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP223:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP223]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP224:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP225:%.*]] = bitcast i8** [[TMP224]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP215]], i32* [[TMP225]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP226:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    [[TMP227:%.*]] = bitcast i8** [[TMP226]] to i32*
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP215]], i32* [[TMP227]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP228:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 1
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP228]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP229:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP230:%.*]] = bitcast i8** [[TMP229]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP216]], i32** [[TMP230]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP231:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    [[TMP232:%.*]] = bitcast i8** [[TMP231]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP216]], i32** [[TMP232]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP233:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 2
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP233]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP234:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP235:%.*]] = bitcast i8** [[TMP234]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP217]], i32** [[TMP235]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP236:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    [[TMP237:%.*]] = bitcast i8** [[TMP236]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP217]], i32** [[TMP237]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP238:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 3
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP238]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP239:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    [[TMP240:%.*]] = bitcast i8** [[TMP239]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP218]], i32** [[TMP240]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP241:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    [[TMP242:%.*]] = bitcast i8** [[TMP241]] to i32**
 | 
						|
// CHECK12-NEXT:    store i32* [[TMP218]], i32** [[TMP242]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP243:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS73]], i32 0, i32 4
 | 
						|
// CHECK12-NEXT:    store i8* null, i8** [[TMP243]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP244:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS71]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP245:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS72]], i32 0, i32 0
 | 
						|
// CHECK12-NEXT:    [[TMP246:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP246]], i32* [[DOTCAPTURE_EXPR_75]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP247:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_75]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB77:%.*]] = sub nsw i32 [[TMP247]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV78:%.*]] = sdiv i32 [[SUB77]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB79:%.*]] = sub nsw i32 [[DIV78]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB79]], i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP248:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD80:%.*]] = add nsw i32 [[TMP248]], 1
 | 
						|
// CHECK12-NEXT:    [[TMP249:%.*]] = zext i32 [[ADD80]] to i64
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_push_target_tripcount_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i64 [[TMP249]])
 | 
						|
// CHECK12-NEXT:    [[TMP250:%.*]] = call i32 @__tgt_target_teams_mapper(%struct.ident_t* @[[GLOB3]], i64 -1, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l90.region_id, i32 5, i8** [[TMP244]], i8** [[TMP245]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.52, i32 0, i32 0), i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.53, i32 0, i32 0), i8** null, i8** null, i32 0, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP251:%.*]] = icmp ne i32 [[TMP250]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP251]], label [[OMP_OFFLOAD_FAILED81:%.*]], label [[OMP_OFFLOAD_CONT82:%.*]]
 | 
						|
// CHECK12:       omp_offload.failed81:
 | 
						|
// CHECK12-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l90(i32 [[TMP213]], i32 [[TMP215]], i32* [[TMP216]], i32* [[TMP217]], i32* [[TMP218]]) #[[ATTR2]]
 | 
						|
// CHECK12-NEXT:    br label [[OMP_OFFLOAD_CONT82]]
 | 
						|
// CHECK12:       omp_offload.cont82:
 | 
						|
// CHECK12-NEXT:    ret i32 0
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42
 | 
						|
// CHECK12-SAME: (i32 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..26 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..26
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !63
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !63
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !63
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !63
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, i32**, i32**, i32**)* @.omp_outlined..27 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !63
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !63
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !63
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !63
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP64:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..27
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !66
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !66
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !66
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !66
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 4, !llvm.access.group !66
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !66
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !66
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 4, !llvm.access.group !66
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !66
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX6]], align 4, !llvm.access.group !66
 | 
						|
// CHECK12-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 4, !llvm.access.group !66
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !66
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD7]], i32* [[ARRAYIDX8]], align 4, !llvm.access.group !66
 | 
						|
// CHECK12-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK12:       omp.body.continue:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !66
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !66
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP67:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l50
 | 
						|
// CHECK12-SAME: (i32 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..30 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..30
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !69
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !69
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !69
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !69
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, i32**, i32**, i32**)* @.omp_outlined..31 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !69
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !69
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !69
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !69
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP70:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..31
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !72
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !72
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !72
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !72
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 4, !llvm.access.group !72
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !72
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !72
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 4, !llvm.access.group !72
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !72
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX6]], align 4, !llvm.access.group !72
 | 
						|
// CHECK12-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 4, !llvm.access.group !72
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !72
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD7]], i32* [[ARRAYIDX8]], align 4, !llvm.access.group !72
 | 
						|
// CHECK12-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK12:       omp.body.continue:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !72
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !72
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP73:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l58
 | 
						|
// CHECK12-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..34 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..34
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, i32**, i32**, i32**)* @.omp_outlined..35 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], i32** [[TMP2]], i32** [[TMP3]], i32** [[TMP4]]), !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD6]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    [[CMP9:%.*]] = icmp sgt i32 [[TMP27]], [[TMP28]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
 | 
						|
// CHECK12:       cond.true10:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    br label [[COND_END12:%.*]]
 | 
						|
// CHECK12:       cond.false11:
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    br label [[COND_END12]]
 | 
						|
// CHECK12:       cond.end12:
 | 
						|
// CHECK12-NEXT:    [[COND13:%.*]] = phi i32 [ [[TMP29]], [[COND_TRUE10]] ], [ [[TMP30]], [[COND_FALSE11]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND13]], i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP31]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !75
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP76:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[TMP32]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP33]])
 | 
						|
// CHECK12-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP35:%.*]] = icmp ne i32 [[TMP34]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP35]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP36:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP36]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD16:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD16]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..35
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !78
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !78
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !78
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !78
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 4, !llvm.access.group !78
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !78
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !78
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 4, !llvm.access.group !78
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !78
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX6]], align 4, !llvm.access.group !78
 | 
						|
// CHECK12-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 4, !llvm.access.group !78
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !78
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD7]], i32* [[ARRAYIDX8]], align 4, !llvm.access.group !78
 | 
						|
// CHECK12-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK12:       omp.body.continue:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !78
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !78
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP79:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l66
 | 
						|
// CHECK12-SAME: (i32 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..38 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..38
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !81
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !81
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !81
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !81
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, i32**, i32**, i32**)* @.omp_outlined..39 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !81
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !81
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !81
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !81
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP82:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..39
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP11]], i32 34, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !84
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !84
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !84
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !84
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP2]], align 4, !llvm.access.group !84
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !84
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP20]], i32 [[TMP21]]
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !84
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP3]], align 4, !llvm.access.group !84
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !84
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX6]], align 4, !llvm.access.group !84
 | 
						|
// CHECK12-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP1]], align 4, !llvm.access.group !84
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !84
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD7]], i32* [[ARRAYIDX8]], align 4, !llvm.access.group !84
 | 
						|
// CHECK12-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK12:       omp.body.continue:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !84
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !84
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP85:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[TMP29]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP30]])
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD13]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l74
 | 
						|
// CHECK12-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..42 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..42
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !87
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !87
 | 
						|
// CHECK12-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !87
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !87
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !87
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP21]], i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !87
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !87
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, i32**, i32**, i32**, i32)* @.omp_outlined..43 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], i32** [[TMP2]], i32** [[TMP3]], i32** [[TMP4]], i32 [[TMP22]]), !llvm.access.group !87
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !87
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !87
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !87
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP88:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = icmp ne i32 [[TMP27]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP28]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP29]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..43
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[TMP11]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB2]], i32 [[TMP12]], i32 33, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP13]], [[TMP14]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP15]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP6]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.body:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !90
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !90
 | 
						|
// CHECK12-NEXT:    [[CMP7:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !90
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !90
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32*, i32** [[TMP2]], align 4, !llvm.access.group !90
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !90
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP23]], i32 [[TMP24]]
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !90
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[TMP3]], align 4, !llvm.access.group !90
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !90
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32, i32* [[ARRAYIDX8]], align 4, !llvm.access.group !90
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP25]], [[TMP28]]
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[TMP1]], align 4, !llvm.access.group !90
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !90
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX10:%.*]] = getelementptr inbounds i32, i32* [[TMP29]], i32 [[TMP30]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD9]], i32* [[ARRAYIDX10]], align 4, !llvm.access.group !90
 | 
						|
// CHECK12-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK12:       omp.body.continue:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !90
 | 
						|
// CHECK12-NEXT:    [[ADD11:%.*]] = add nsw i32 [[TMP31]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD11]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !90
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP91:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD12:%.*]] = add nsw i32 [[TMP32]], [[TMP33]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD12]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP34]], [[TMP35]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD13]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK12:       omp.dispatch.end:
 | 
						|
// CHECK12-NEXT:    [[TMP36:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP37:%.*]] = load i32, i32* [[TMP36]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP37]])
 | 
						|
// CHECK12-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP39:%.*]] = icmp ne i32 [[TMP38]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP39]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB14:%.*]] = sub nsw i32 [[TMP40]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV15:%.*]] = sdiv i32 [[SUB14]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL16:%.*]] = mul nsw i32 [[DIV15]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD17:%.*]] = add nsw i32 0, [[MUL16]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD17]], i32* [[I4]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l82
 | 
						|
// CHECK12-SAME: (i32 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..46 to void (i32*, i32*, ...)*), i32* [[N_ADDR]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..46
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP9]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP14]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !93
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !93
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !93
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !93
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 6, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, i32**, i32**, i32**)* @.omp_outlined..47 to void (i32*, i32*, ...)*), i32 [[TMP17]], i32 [[TMP18]], i32* [[TMP0]], i32** [[TMP1]], i32** [[TMP2]], i32** [[TMP3]]), !llvm.access.group !93
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !93
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !93
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !93
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP94:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[TMP21]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP22]])
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = icmp ne i32 [[TMP23]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP24]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB6:%.*]] = sub nsw i32 [[TMP25]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV7:%.*]] = sdiv i32 [[SUB6]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV7]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD8:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD8]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..47
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[TMP12]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[TMP14]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP15]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK12-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.body:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP17]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !96
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !96
 | 
						|
// CHECK12-NEXT:    [[CMP4:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !96
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !96
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32*, i32** [[TMP2]], align 4, !llvm.access.group !96
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !96
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP21]], i32 [[TMP22]]
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !96
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32*, i32** [[TMP3]], align 4, !llvm.access.group !96
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !96
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX5:%.*]] = getelementptr inbounds i32, i32* [[TMP24]], i32 [[TMP25]]
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load i32, i32* [[ARRAYIDX5]], align 4, !llvm.access.group !96
 | 
						|
// CHECK12-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP23]], [[TMP26]]
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32*, i32** [[TMP1]], align 4, !llvm.access.group !96
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !96
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds i32, i32* [[TMP27]], i32 [[TMP28]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD6]], i32* [[ARRAYIDX7]], align 4, !llvm.access.group !96
 | 
						|
// CHECK12-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK12:       omp.body.continue:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !96
 | 
						|
// CHECK12-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP29]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !96
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP97:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.inc:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK12:       omp.dispatch.end:
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = icmp ne i32 [[TMP30]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP31]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB9:%.*]] = sub nsw i32 [[TMP32]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV10:%.*]] = sdiv i32 [[SUB9]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL11:%.*]] = mul nsw i32 [[DIV10]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD12:%.*]] = add nsw i32 0, [[MUL11]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD12]], i32* [[I3]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l90
 | 
						|
// CHECK12-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], i32* noundef [[A:%.*]], i32* noundef [[B:%.*]], i32* noundef [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[CH_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[CH]], i32* [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[A]], i32** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[B]], i32** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[C]], i32** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB3]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32*, i32**, i32**, i32**)* @.omp_outlined..50 to void (i32*, i32*, ...)*), i32* [[CH_ADDR]], i32* [[N_ADDR]], i32** [[A_ADDR]], i32** [[B_ADDR]], i32** [[C_ADDR]])
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..50
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[CH_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[CH]], i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[CH_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP1]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP11]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_COMB_LB]], i32* [[DOTOMP_COMB_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
 | 
						|
// CHECK12:       cond.true:
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END:%.*]]
 | 
						|
// CHECK12:       cond.false:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[COND_END]]
 | 
						|
// CHECK12:       cond.end:
 | 
						|
// CHECK12-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
 | 
						|
// CHECK12-NEXT:    store i32 [[COND]], i32* [[DOTOMP_COMB_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP16]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !99
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !99
 | 
						|
// CHECK12-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_COMB_LB]], align 4, !llvm.access.group !99
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_COMB_UB]], align 4, !llvm.access.group !99
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4, !llvm.access.group !99
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP21]], i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !99
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED]], align 4, !llvm.access.group !99
 | 
						|
// CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB3]], i32 7, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32*, i32**, i32**, i32**, i32)* @.omp_outlined..51 to void (i32*, i32*, ...)*), i32 [[TMP19]], i32 [[TMP20]], i32* [[TMP1]], i32** [[TMP2]], i32** [[TMP3]], i32** [[TMP4]], i32 [[TMP22]]), !llvm.access.group !99
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !99
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4, !llvm.access.group !99
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !99
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP100:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
 | 
						|
// CHECK12:       omp.loop.exit:
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = icmp ne i32 [[TMP27]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP28]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB7:%.*]] = sub nsw i32 [[TMP29]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV8:%.*]] = sdiv i32 [[SUB7]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[DIV8]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD9]], i32* [[I4]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..51
 | 
						|
// CHECK12-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], i32* noundef nonnull align 4 dereferenceable(4) [[N:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[A:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[B:%.*]], i32** noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i32**, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    [[I4:%.*]] = alloca i32, align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_LB_]], i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTPREVIOUS_UB_]], i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[A]], i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[B]], i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32** [[C]], i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP1:%.*]] = load i32**, i32*** [[A_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP2:%.*]] = load i32**, i32*** [[B_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP3:%.*]] = load i32**, i32*** [[C_ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP0]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP4]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK12-NEXT:    [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[SUB3]], i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
 | 
						|
// CHECK12:       omp.precond.then:
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP7]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTPREVIOUS_LB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTPREVIOUS_UB__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP9]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP13:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP14:%.*]] = load i32, i32* [[TMP13]], align 4
 | 
						|
// CHECK12-NEXT:    call void @__kmpc_dispatch_init_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP15:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP16:%.*]] = load i32, i32* [[TMP15]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(%struct.ident_t* @[[GLOB3]], i32 [[TMP16]], i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]])
 | 
						|
// CHECK12-NEXT:    [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.body:
 | 
						|
// CHECK12-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK12-NEXT:    store i32 [[TMP18]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.cond:
 | 
						|
// CHECK12-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !102
 | 
						|
// CHECK12-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !102
 | 
						|
// CHECK12-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
 | 
						|
// CHECK12-NEXT:    br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.body:
 | 
						|
// CHECK12-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !102
 | 
						|
// CHECK12-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD]], i32* [[I4]], align 4, !llvm.access.group !102
 | 
						|
// CHECK12-NEXT:    [[TMP22:%.*]] = load i32*, i32** [[TMP2]], align 4, !llvm.access.group !102
 | 
						|
// CHECK12-NEXT:    [[TMP23:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !102
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP22]], i32 [[TMP23]]
 | 
						|
// CHECK12-NEXT:    [[TMP24:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !102
 | 
						|
// CHECK12-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[TMP3]], align 4, !llvm.access.group !102
 | 
						|
// CHECK12-NEXT:    [[TMP26:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !102
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, i32* [[TMP25]], i32 [[TMP26]]
 | 
						|
// CHECK12-NEXT:    [[TMP27:%.*]] = load i32, i32* [[ARRAYIDX6]], align 4, !llvm.access.group !102
 | 
						|
// CHECK12-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP24]], [[TMP27]]
 | 
						|
// CHECK12-NEXT:    [[TMP28:%.*]] = load i32*, i32** [[TMP1]], align 4, !llvm.access.group !102
 | 
						|
// CHECK12-NEXT:    [[TMP29:%.*]] = load i32, i32* [[I4]], align 4, !llvm.access.group !102
 | 
						|
// CHECK12-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, i32* [[TMP28]], i32 [[TMP29]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD7]], i32* [[ARRAYIDX8]], align 4, !llvm.access.group !102
 | 
						|
// CHECK12-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK12:       omp.body.continue:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK12:       omp.inner.for.inc:
 | 
						|
// CHECK12-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !102
 | 
						|
// CHECK12-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP30]], 1
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !102
 | 
						|
// CHECK12-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP103:![0-9]+]]
 | 
						|
// CHECK12:       omp.inner.for.end:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
 | 
						|
// CHECK12:       omp.dispatch.inc:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_DISPATCH_COND]]
 | 
						|
// CHECK12:       omp.dispatch.end:
 | 
						|
// CHECK12-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_IS_LAST]], align 4
 | 
						|
// CHECK12-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
 | 
						|
// CHECK12-NEXT:    br i1 [[TMP32]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
 | 
						|
// CHECK12:       .omp.final.then:
 | 
						|
// CHECK12-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK12-NEXT:    [[SUB10:%.*]] = sub nsw i32 [[TMP33]], 0
 | 
						|
// CHECK12-NEXT:    [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
 | 
						|
// CHECK12-NEXT:    [[MUL12:%.*]] = mul nsw i32 [[DIV11]], 1
 | 
						|
// CHECK12-NEXT:    [[ADD13:%.*]] = add nsw i32 0, [[MUL12]]
 | 
						|
// CHECK12-NEXT:    store i32 [[ADD13]], i32* [[I4]], align 4
 | 
						|
// CHECK12-NEXT:    br label [[DOTOMP_FINAL_DONE]]
 | 
						|
// CHECK12:       .omp.final.done:
 | 
						|
// CHECK12-NEXT:    br label [[OMP_PRECOND_END]]
 | 
						|
// CHECK12:       omp.precond.end:
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK12-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
 | 
						|
// CHECK12-SAME: () #[[ATTR4:[0-9]+]] {
 | 
						|
// CHECK12-NEXT:  entry:
 | 
						|
// CHECK12-NEXT:    call void @__tgt_register_requires(i64 1)
 | 
						|
// CHECK12-NEXT:    ret void
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK13-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK13-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK13-NEXT:  entry:
 | 
						|
// CHECK13-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[A:%.*]] = alloca double*, align 8
 | 
						|
// CHECK13-NEXT:    [[B:%.*]] = alloca double*, align 8
 | 
						|
// CHECK13-NEXT:    [[C:%.*]] = alloca double*, align 8
 | 
						|
// CHECK13-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[_TMP15:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_16:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_17:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_LB21:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_UB22:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I23:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_IV26:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I27:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[_TMP49:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_50:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_51:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_LB55:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_UB56:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I57:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_IV60:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I61:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[_TMP83:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_84:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_85:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_LB89:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_UB90:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I91:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_IV94:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I95:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_117:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[_TMP118:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_119:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_120:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_LB124:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_UB125:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I126:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_IV129:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I130:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[_TMP152:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_153:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_154:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_LB158:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_UB159:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I160:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_IV163:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I164:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_186:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[_TMP187:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_188:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_189:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_LB193:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_UB194:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I195:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_IV198:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I199:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP0]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP1:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP1]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK13-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP2]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK13-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP3]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP]], label [[SIMD_IF_THEN:%.*]], label [[SIMD_IF_END:%.*]]
 | 
						|
// CHECK13:       simd.if.then:
 | 
						|
// CHECK13-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.cond:
 | 
						|
// CHECK13-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !2
 | 
						|
// CHECK13-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !2
 | 
						|
// CHECK13-NEXT:    [[CMP4:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.body:
 | 
						|
// CHECK13-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !2
 | 
						|
// CHECK13-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !2
 | 
						|
// CHECK13-NEXT:    [[TMP8:%.*]] = load double*, double** [[B]], align 8, !llvm.access.group !2
 | 
						|
// CHECK13-NEXT:    [[TMP9:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !2
 | 
						|
// CHECK13-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP9]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP8]], i64 [[IDXPROM]]
 | 
						|
// CHECK13-NEXT:    [[TMP10:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !2
 | 
						|
// CHECK13-NEXT:    [[TMP11:%.*]] = load double*, double** [[C]], align 8, !llvm.access.group !2
 | 
						|
// CHECK13-NEXT:    [[TMP12:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !2
 | 
						|
// CHECK13-NEXT:    [[IDXPROM5:%.*]] = sext i32 [[TMP12]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP11]], i64 [[IDXPROM5]]
 | 
						|
// CHECK13-NEXT:    [[TMP13:%.*]] = load double, double* [[ARRAYIDX6]], align 8, !llvm.access.group !2
 | 
						|
// CHECK13-NEXT:    [[ADD7:%.*]] = fadd double [[TMP10]], [[TMP13]]
 | 
						|
// CHECK13-NEXT:    [[TMP14:%.*]] = load double*, double** [[A]], align 8, !llvm.access.group !2
 | 
						|
// CHECK13-NEXT:    [[TMP15:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !2
 | 
						|
// CHECK13-NEXT:    [[IDXPROM8:%.*]] = sext i32 [[TMP15]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX9:%.*]] = getelementptr inbounds double, double* [[TMP14]], i64 [[IDXPROM8]]
 | 
						|
// CHECK13-NEXT:    store double [[ADD7]], double* [[ARRAYIDX9]], align 8, !llvm.access.group !2
 | 
						|
// CHECK13-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK13:       omp.body.continue:
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.inc:
 | 
						|
// CHECK13-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !2
 | 
						|
// CHECK13-NEXT:    [[ADD10:%.*]] = add nsw i32 [[TMP16]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD10]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !2
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP3:![0-9]+]]
 | 
						|
// CHECK13:       omp.inner.for.end:
 | 
						|
// CHECK13-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB11:%.*]] = sub nsw i32 [[TMP17]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV12:%.*]] = sdiv i32 [[SUB11]], 1
 | 
						|
// CHECK13-NEXT:    [[MUL13:%.*]] = mul nsw i32 [[DIV12]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD14:%.*]] = add nsw i32 0, [[MUL13]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD14]], i32* [[I3]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[SIMD_IF_END]]
 | 
						|
// CHECK13:       simd.if.end:
 | 
						|
// CHECK13-NEXT:    [[TMP18:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP18]], i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB18:%.*]] = sub nsw i32 [[TMP19]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV19:%.*]] = sdiv i32 [[SUB18]], 1
 | 
						|
// CHECK13-NEXT:    [[SUB20:%.*]] = sub nsw i32 [[DIV19]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[SUB20]], i32* [[DOTCAPTURE_EXPR_17]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[DOTOMP_LB21]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_17]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP20]], i32* [[DOTOMP_UB22]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[I23]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK13-NEXT:    [[CMP24:%.*]] = icmp slt i32 0, [[TMP21]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP24]], label [[SIMD_IF_THEN25:%.*]], label [[SIMD_IF_END48:%.*]]
 | 
						|
// CHECK13:       simd.if.then25:
 | 
						|
// CHECK13-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_LB21]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP22]], i32* [[DOTOMP_IV26]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND28:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.cond28:
 | 
						|
// CHECK13-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !6
 | 
						|
// CHECK13-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_UB22]], align 4, !llvm.access.group !6
 | 
						|
// CHECK13-NEXT:    [[CMP29:%.*]] = icmp sle i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP29]], label [[OMP_INNER_FOR_BODY30:%.*]], label [[OMP_INNER_FOR_END43:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.body30:
 | 
						|
// CHECK13-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !6
 | 
						|
// CHECK13-NEXT:    [[MUL31:%.*]] = mul nsw i32 [[TMP25]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD32:%.*]] = add nsw i32 0, [[MUL31]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD32]], i32* [[I27]], align 4, !llvm.access.group !6
 | 
						|
// CHECK13-NEXT:    [[TMP26:%.*]] = load double*, double** [[B]], align 8, !llvm.access.group !6
 | 
						|
// CHECK13-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I27]], align 4, !llvm.access.group !6
 | 
						|
// CHECK13-NEXT:    [[IDXPROM33:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX34:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM33]]
 | 
						|
// CHECK13-NEXT:    [[TMP28:%.*]] = load double, double* [[ARRAYIDX34]], align 8, !llvm.access.group !6
 | 
						|
// CHECK13-NEXT:    [[TMP29:%.*]] = load double*, double** [[C]], align 8, !llvm.access.group !6
 | 
						|
// CHECK13-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I27]], align 4, !llvm.access.group !6
 | 
						|
// CHECK13-NEXT:    [[IDXPROM35:%.*]] = sext i32 [[TMP30]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX36:%.*]] = getelementptr inbounds double, double* [[TMP29]], i64 [[IDXPROM35]]
 | 
						|
// CHECK13-NEXT:    [[TMP31:%.*]] = load double, double* [[ARRAYIDX36]], align 8, !llvm.access.group !6
 | 
						|
// CHECK13-NEXT:    [[ADD37:%.*]] = fadd double [[TMP28]], [[TMP31]]
 | 
						|
// CHECK13-NEXT:    [[TMP32:%.*]] = load double*, double** [[A]], align 8, !llvm.access.group !6
 | 
						|
// CHECK13-NEXT:    [[TMP33:%.*]] = load i32, i32* [[I27]], align 4, !llvm.access.group !6
 | 
						|
// CHECK13-NEXT:    [[IDXPROM38:%.*]] = sext i32 [[TMP33]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX39:%.*]] = getelementptr inbounds double, double* [[TMP32]], i64 [[IDXPROM38]]
 | 
						|
// CHECK13-NEXT:    store double [[ADD37]], double* [[ARRAYIDX39]], align 8, !llvm.access.group !6
 | 
						|
// CHECK13-NEXT:    br label [[OMP_BODY_CONTINUE40:%.*]]
 | 
						|
// CHECK13:       omp.body.continue40:
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_INC41:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.inc41:
 | 
						|
// CHECK13-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !6
 | 
						|
// CHECK13-NEXT:    [[ADD42:%.*]] = add nsw i32 [[TMP34]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD42]], i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !6
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND28]], !llvm.loop [[LOOP7:![0-9]+]]
 | 
						|
// CHECK13:       omp.inner.for.end43:
 | 
						|
// CHECK13-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB44:%.*]] = sub nsw i32 [[TMP35]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV45:%.*]] = sdiv i32 [[SUB44]], 1
 | 
						|
// CHECK13-NEXT:    [[MUL46:%.*]] = mul nsw i32 [[DIV45]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD47:%.*]] = add nsw i32 0, [[MUL46]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD47]], i32* [[I27]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[SIMD_IF_END48]]
 | 
						|
// CHECK13:       simd.if.end48:
 | 
						|
// CHECK13-NEXT:    [[TMP36:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP36]], i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB52:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV53:%.*]] = sdiv i32 [[SUB52]], 1
 | 
						|
// CHECK13-NEXT:    [[SUB54:%.*]] = sub nsw i32 [[DIV53]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[SUB54]], i32* [[DOTCAPTURE_EXPR_51]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[DOTOMP_LB55]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_51]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP38]], i32* [[DOTOMP_UB56]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[I57]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP39:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK13-NEXT:    [[CMP58:%.*]] = icmp slt i32 0, [[TMP39]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP58]], label [[SIMD_IF_THEN59:%.*]], label [[SIMD_IF_END82:%.*]]
 | 
						|
// CHECK13:       simd.if.then59:
 | 
						|
// CHECK13-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTOMP_LB55]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP40]], i32* [[DOTOMP_IV60]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND62:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.cond62:
 | 
						|
// CHECK13-NEXT:    [[TMP41:%.*]] = load i32, i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !9
 | 
						|
// CHECK13-NEXT:    [[TMP42:%.*]] = load i32, i32* [[DOTOMP_UB56]], align 4, !llvm.access.group !9
 | 
						|
// CHECK13-NEXT:    [[CMP63:%.*]] = icmp sle i32 [[TMP41]], [[TMP42]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP63]], label [[OMP_INNER_FOR_BODY64:%.*]], label [[OMP_INNER_FOR_END77:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.body64:
 | 
						|
// CHECK13-NEXT:    [[TMP43:%.*]] = load i32, i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !9
 | 
						|
// CHECK13-NEXT:    [[MUL65:%.*]] = mul nsw i32 [[TMP43]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD66:%.*]] = add nsw i32 0, [[MUL65]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD66]], i32* [[I61]], align 4, !llvm.access.group !9
 | 
						|
// CHECK13-NEXT:    [[TMP44:%.*]] = load double*, double** [[B]], align 8, !llvm.access.group !9
 | 
						|
// CHECK13-NEXT:    [[TMP45:%.*]] = load i32, i32* [[I61]], align 4, !llvm.access.group !9
 | 
						|
// CHECK13-NEXT:    [[IDXPROM67:%.*]] = sext i32 [[TMP45]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX68:%.*]] = getelementptr inbounds double, double* [[TMP44]], i64 [[IDXPROM67]]
 | 
						|
// CHECK13-NEXT:    [[TMP46:%.*]] = load double, double* [[ARRAYIDX68]], align 8, !llvm.access.group !9
 | 
						|
// CHECK13-NEXT:    [[TMP47:%.*]] = load double*, double** [[C]], align 8, !llvm.access.group !9
 | 
						|
// CHECK13-NEXT:    [[TMP48:%.*]] = load i32, i32* [[I61]], align 4, !llvm.access.group !9
 | 
						|
// CHECK13-NEXT:    [[IDXPROM69:%.*]] = sext i32 [[TMP48]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX70:%.*]] = getelementptr inbounds double, double* [[TMP47]], i64 [[IDXPROM69]]
 | 
						|
// CHECK13-NEXT:    [[TMP49:%.*]] = load double, double* [[ARRAYIDX70]], align 8, !llvm.access.group !9
 | 
						|
// CHECK13-NEXT:    [[ADD71:%.*]] = fadd double [[TMP46]], [[TMP49]]
 | 
						|
// CHECK13-NEXT:    [[TMP50:%.*]] = load double*, double** [[A]], align 8, !llvm.access.group !9
 | 
						|
// CHECK13-NEXT:    [[TMP51:%.*]] = load i32, i32* [[I61]], align 4, !llvm.access.group !9
 | 
						|
// CHECK13-NEXT:    [[IDXPROM72:%.*]] = sext i32 [[TMP51]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX73:%.*]] = getelementptr inbounds double, double* [[TMP50]], i64 [[IDXPROM72]]
 | 
						|
// CHECK13-NEXT:    store double [[ADD71]], double* [[ARRAYIDX73]], align 8, !llvm.access.group !9
 | 
						|
// CHECK13-NEXT:    br label [[OMP_BODY_CONTINUE74:%.*]]
 | 
						|
// CHECK13:       omp.body.continue74:
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_INC75:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.inc75:
 | 
						|
// CHECK13-NEXT:    [[TMP52:%.*]] = load i32, i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !9
 | 
						|
// CHECK13-NEXT:    [[ADD76:%.*]] = add nsw i32 [[TMP52]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD76]], i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !9
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND62]], !llvm.loop [[LOOP10:![0-9]+]]
 | 
						|
// CHECK13:       omp.inner.for.end77:
 | 
						|
// CHECK13-NEXT:    [[TMP53:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB78:%.*]] = sub nsw i32 [[TMP53]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV79:%.*]] = sdiv i32 [[SUB78]], 1
 | 
						|
// CHECK13-NEXT:    [[MUL80:%.*]] = mul nsw i32 [[DIV79]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD81:%.*]] = add nsw i32 0, [[MUL80]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD81]], i32* [[I61]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[SIMD_IF_END82]]
 | 
						|
// CHECK13:       simd.if.end82:
 | 
						|
// CHECK13-NEXT:    [[TMP54:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP54]], i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP55:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB86:%.*]] = sub nsw i32 [[TMP55]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV87:%.*]] = sdiv i32 [[SUB86]], 1
 | 
						|
// CHECK13-NEXT:    [[SUB88:%.*]] = sub nsw i32 [[DIV87]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[SUB88]], i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[DOTOMP_LB89]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP56:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP56]], i32* [[DOTOMP_UB90]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[I91]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP57:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK13-NEXT:    [[CMP92:%.*]] = icmp slt i32 0, [[TMP57]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP92]], label [[SIMD_IF_THEN93:%.*]], label [[SIMD_IF_END116:%.*]]
 | 
						|
// CHECK13:       simd.if.then93:
 | 
						|
// CHECK13-NEXT:    [[TMP58:%.*]] = load i32, i32* [[DOTOMP_LB89]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP58]], i32* [[DOTOMP_IV94]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND96:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.cond96:
 | 
						|
// CHECK13-NEXT:    [[TMP59:%.*]] = load i32, i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !12
 | 
						|
// CHECK13-NEXT:    [[TMP60:%.*]] = load i32, i32* [[DOTOMP_UB90]], align 4, !llvm.access.group !12
 | 
						|
// CHECK13-NEXT:    [[CMP97:%.*]] = icmp sle i32 [[TMP59]], [[TMP60]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP97]], label [[OMP_INNER_FOR_BODY98:%.*]], label [[OMP_INNER_FOR_END111:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.body98:
 | 
						|
// CHECK13-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !12
 | 
						|
// CHECK13-NEXT:    [[MUL99:%.*]] = mul nsw i32 [[TMP61]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD100:%.*]] = add nsw i32 0, [[MUL99]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD100]], i32* [[I95]], align 4, !llvm.access.group !12
 | 
						|
// CHECK13-NEXT:    [[TMP62:%.*]] = load double*, double** [[B]], align 8, !llvm.access.group !12
 | 
						|
// CHECK13-NEXT:    [[TMP63:%.*]] = load i32, i32* [[I95]], align 4, !llvm.access.group !12
 | 
						|
// CHECK13-NEXT:    [[IDXPROM101:%.*]] = sext i32 [[TMP63]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX102:%.*]] = getelementptr inbounds double, double* [[TMP62]], i64 [[IDXPROM101]]
 | 
						|
// CHECK13-NEXT:    [[TMP64:%.*]] = load double, double* [[ARRAYIDX102]], align 8, !llvm.access.group !12
 | 
						|
// CHECK13-NEXT:    [[TMP65:%.*]] = load double*, double** [[C]], align 8, !llvm.access.group !12
 | 
						|
// CHECK13-NEXT:    [[TMP66:%.*]] = load i32, i32* [[I95]], align 4, !llvm.access.group !12
 | 
						|
// CHECK13-NEXT:    [[IDXPROM103:%.*]] = sext i32 [[TMP66]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX104:%.*]] = getelementptr inbounds double, double* [[TMP65]], i64 [[IDXPROM103]]
 | 
						|
// CHECK13-NEXT:    [[TMP67:%.*]] = load double, double* [[ARRAYIDX104]], align 8, !llvm.access.group !12
 | 
						|
// CHECK13-NEXT:    [[ADD105:%.*]] = fadd double [[TMP64]], [[TMP67]]
 | 
						|
// CHECK13-NEXT:    [[TMP68:%.*]] = load double*, double** [[A]], align 8, !llvm.access.group !12
 | 
						|
// CHECK13-NEXT:    [[TMP69:%.*]] = load i32, i32* [[I95]], align 4, !llvm.access.group !12
 | 
						|
// CHECK13-NEXT:    [[IDXPROM106:%.*]] = sext i32 [[TMP69]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX107:%.*]] = getelementptr inbounds double, double* [[TMP68]], i64 [[IDXPROM106]]
 | 
						|
// CHECK13-NEXT:    store double [[ADD105]], double* [[ARRAYIDX107]], align 8, !llvm.access.group !12
 | 
						|
// CHECK13-NEXT:    br label [[OMP_BODY_CONTINUE108:%.*]]
 | 
						|
// CHECK13:       omp.body.continue108:
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_INC109:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.inc109:
 | 
						|
// CHECK13-NEXT:    [[TMP70:%.*]] = load i32, i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !12
 | 
						|
// CHECK13-NEXT:    [[ADD110:%.*]] = add nsw i32 [[TMP70]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD110]], i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !12
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND96]], !llvm.loop [[LOOP13:![0-9]+]]
 | 
						|
// CHECK13:       omp.inner.for.end111:
 | 
						|
// CHECK13-NEXT:    [[TMP71:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB112:%.*]] = sub nsw i32 [[TMP71]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV113:%.*]] = sdiv i32 [[SUB112]], 1
 | 
						|
// CHECK13-NEXT:    [[MUL114:%.*]] = mul nsw i32 [[DIV113]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD115:%.*]] = add nsw i32 0, [[MUL114]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD115]], i32* [[I95]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[SIMD_IF_END116]]
 | 
						|
// CHECK13:       simd.if.end116:
 | 
						|
// CHECK13-NEXT:    [[TMP72:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP72]], i32* [[DOTCAPTURE_EXPR_117]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP73:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP73]], i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP74:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB121:%.*]] = sub nsw i32 [[TMP74]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV122:%.*]] = sdiv i32 [[SUB121]], 1
 | 
						|
// CHECK13-NEXT:    [[SUB123:%.*]] = sub nsw i32 [[DIV122]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[SUB123]], i32* [[DOTCAPTURE_EXPR_120]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[DOTOMP_LB124]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP75:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_120]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP75]], i32* [[DOTOMP_UB125]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[I126]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP76:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK13-NEXT:    [[CMP127:%.*]] = icmp slt i32 0, [[TMP76]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP127]], label [[SIMD_IF_THEN128:%.*]], label [[SIMD_IF_END151:%.*]]
 | 
						|
// CHECK13:       simd.if.then128:
 | 
						|
// CHECK13-NEXT:    [[TMP77:%.*]] = load i32, i32* [[DOTOMP_LB124]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP77]], i32* [[DOTOMP_IV129]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND131:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.cond131:
 | 
						|
// CHECK13-NEXT:    [[TMP78:%.*]] = load i32, i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !15
 | 
						|
// CHECK13-NEXT:    [[TMP79:%.*]] = load i32, i32* [[DOTOMP_UB125]], align 4, !llvm.access.group !15
 | 
						|
// CHECK13-NEXT:    [[CMP132:%.*]] = icmp sle i32 [[TMP78]], [[TMP79]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP132]], label [[OMP_INNER_FOR_BODY133:%.*]], label [[OMP_INNER_FOR_END146:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.body133:
 | 
						|
// CHECK13-NEXT:    [[TMP80:%.*]] = load i32, i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !15
 | 
						|
// CHECK13-NEXT:    [[MUL134:%.*]] = mul nsw i32 [[TMP80]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD135:%.*]] = add nsw i32 0, [[MUL134]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD135]], i32* [[I130]], align 4, !llvm.access.group !15
 | 
						|
// CHECK13-NEXT:    [[TMP81:%.*]] = load double*, double** [[B]], align 8, !llvm.access.group !15
 | 
						|
// CHECK13-NEXT:    [[TMP82:%.*]] = load i32, i32* [[I130]], align 4, !llvm.access.group !15
 | 
						|
// CHECK13-NEXT:    [[IDXPROM136:%.*]] = sext i32 [[TMP82]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX137:%.*]] = getelementptr inbounds double, double* [[TMP81]], i64 [[IDXPROM136]]
 | 
						|
// CHECK13-NEXT:    [[TMP83:%.*]] = load double, double* [[ARRAYIDX137]], align 8, !llvm.access.group !15
 | 
						|
// CHECK13-NEXT:    [[TMP84:%.*]] = load double*, double** [[C]], align 8, !llvm.access.group !15
 | 
						|
// CHECK13-NEXT:    [[TMP85:%.*]] = load i32, i32* [[I130]], align 4, !llvm.access.group !15
 | 
						|
// CHECK13-NEXT:    [[IDXPROM138:%.*]] = sext i32 [[TMP85]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX139:%.*]] = getelementptr inbounds double, double* [[TMP84]], i64 [[IDXPROM138]]
 | 
						|
// CHECK13-NEXT:    [[TMP86:%.*]] = load double, double* [[ARRAYIDX139]], align 8, !llvm.access.group !15
 | 
						|
// CHECK13-NEXT:    [[ADD140:%.*]] = fadd double [[TMP83]], [[TMP86]]
 | 
						|
// CHECK13-NEXT:    [[TMP87:%.*]] = load double*, double** [[A]], align 8, !llvm.access.group !15
 | 
						|
// CHECK13-NEXT:    [[TMP88:%.*]] = load i32, i32* [[I130]], align 4, !llvm.access.group !15
 | 
						|
// CHECK13-NEXT:    [[IDXPROM141:%.*]] = sext i32 [[TMP88]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX142:%.*]] = getelementptr inbounds double, double* [[TMP87]], i64 [[IDXPROM141]]
 | 
						|
// CHECK13-NEXT:    store double [[ADD140]], double* [[ARRAYIDX142]], align 8, !llvm.access.group !15
 | 
						|
// CHECK13-NEXT:    br label [[OMP_BODY_CONTINUE143:%.*]]
 | 
						|
// CHECK13:       omp.body.continue143:
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_INC144:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.inc144:
 | 
						|
// CHECK13-NEXT:    [[TMP89:%.*]] = load i32, i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !15
 | 
						|
// CHECK13-NEXT:    [[ADD145:%.*]] = add nsw i32 [[TMP89]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD145]], i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !15
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND131]], !llvm.loop [[LOOP16:![0-9]+]]
 | 
						|
// CHECK13:       omp.inner.for.end146:
 | 
						|
// CHECK13-NEXT:    [[TMP90:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB147:%.*]] = sub nsw i32 [[TMP90]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV148:%.*]] = sdiv i32 [[SUB147]], 1
 | 
						|
// CHECK13-NEXT:    [[MUL149:%.*]] = mul nsw i32 [[DIV148]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD150:%.*]] = add nsw i32 0, [[MUL149]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD150]], i32* [[I130]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[SIMD_IF_END151]]
 | 
						|
// CHECK13:       simd.if.end151:
 | 
						|
// CHECK13-NEXT:    [[TMP91:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP91]], i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP92:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB155:%.*]] = sub nsw i32 [[TMP92]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV156:%.*]] = sdiv i32 [[SUB155]], 1
 | 
						|
// CHECK13-NEXT:    [[SUB157:%.*]] = sub nsw i32 [[DIV156]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[SUB157]], i32* [[DOTCAPTURE_EXPR_154]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[DOTOMP_LB158]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP93:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_154]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP93]], i32* [[DOTOMP_UB159]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[I160]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP94:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK13-NEXT:    [[CMP161:%.*]] = icmp slt i32 0, [[TMP94]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP161]], label [[SIMD_IF_THEN162:%.*]], label [[SIMD_IF_END185:%.*]]
 | 
						|
// CHECK13:       simd.if.then162:
 | 
						|
// CHECK13-NEXT:    [[TMP95:%.*]] = load i32, i32* [[DOTOMP_LB158]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP95]], i32* [[DOTOMP_IV163]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND165:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.cond165:
 | 
						|
// CHECK13-NEXT:    [[TMP96:%.*]] = load i32, i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !18
 | 
						|
// CHECK13-NEXT:    [[TMP97:%.*]] = load i32, i32* [[DOTOMP_UB159]], align 4, !llvm.access.group !18
 | 
						|
// CHECK13-NEXT:    [[CMP166:%.*]] = icmp sle i32 [[TMP96]], [[TMP97]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP166]], label [[OMP_INNER_FOR_BODY167:%.*]], label [[OMP_INNER_FOR_END180:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.body167:
 | 
						|
// CHECK13-NEXT:    [[TMP98:%.*]] = load i32, i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !18
 | 
						|
// CHECK13-NEXT:    [[MUL168:%.*]] = mul nsw i32 [[TMP98]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD169:%.*]] = add nsw i32 0, [[MUL168]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD169]], i32* [[I164]], align 4, !llvm.access.group !18
 | 
						|
// CHECK13-NEXT:    [[TMP99:%.*]] = load double*, double** [[B]], align 8, !llvm.access.group !18
 | 
						|
// CHECK13-NEXT:    [[TMP100:%.*]] = load i32, i32* [[I164]], align 4, !llvm.access.group !18
 | 
						|
// CHECK13-NEXT:    [[IDXPROM170:%.*]] = sext i32 [[TMP100]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX171:%.*]] = getelementptr inbounds double, double* [[TMP99]], i64 [[IDXPROM170]]
 | 
						|
// CHECK13-NEXT:    [[TMP101:%.*]] = load double, double* [[ARRAYIDX171]], align 8, !llvm.access.group !18
 | 
						|
// CHECK13-NEXT:    [[TMP102:%.*]] = load double*, double** [[C]], align 8, !llvm.access.group !18
 | 
						|
// CHECK13-NEXT:    [[TMP103:%.*]] = load i32, i32* [[I164]], align 4, !llvm.access.group !18
 | 
						|
// CHECK13-NEXT:    [[IDXPROM172:%.*]] = sext i32 [[TMP103]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX173:%.*]] = getelementptr inbounds double, double* [[TMP102]], i64 [[IDXPROM172]]
 | 
						|
// CHECK13-NEXT:    [[TMP104:%.*]] = load double, double* [[ARRAYIDX173]], align 8, !llvm.access.group !18
 | 
						|
// CHECK13-NEXT:    [[ADD174:%.*]] = fadd double [[TMP101]], [[TMP104]]
 | 
						|
// CHECK13-NEXT:    [[TMP105:%.*]] = load double*, double** [[A]], align 8, !llvm.access.group !18
 | 
						|
// CHECK13-NEXT:    [[TMP106:%.*]] = load i32, i32* [[I164]], align 4, !llvm.access.group !18
 | 
						|
// CHECK13-NEXT:    [[IDXPROM175:%.*]] = sext i32 [[TMP106]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX176:%.*]] = getelementptr inbounds double, double* [[TMP105]], i64 [[IDXPROM175]]
 | 
						|
// CHECK13-NEXT:    store double [[ADD174]], double* [[ARRAYIDX176]], align 8, !llvm.access.group !18
 | 
						|
// CHECK13-NEXT:    br label [[OMP_BODY_CONTINUE177:%.*]]
 | 
						|
// CHECK13:       omp.body.continue177:
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_INC178:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.inc178:
 | 
						|
// CHECK13-NEXT:    [[TMP107:%.*]] = load i32, i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !18
 | 
						|
// CHECK13-NEXT:    [[ADD179:%.*]] = add nsw i32 [[TMP107]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD179]], i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !18
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND165]], !llvm.loop [[LOOP19:![0-9]+]]
 | 
						|
// CHECK13:       omp.inner.for.end180:
 | 
						|
// CHECK13-NEXT:    [[TMP108:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB181:%.*]] = sub nsw i32 [[TMP108]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV182:%.*]] = sdiv i32 [[SUB181]], 1
 | 
						|
// CHECK13-NEXT:    [[MUL183:%.*]] = mul nsw i32 [[DIV182]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD184:%.*]] = add nsw i32 0, [[MUL183]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD184]], i32* [[I164]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[SIMD_IF_END185]]
 | 
						|
// CHECK13:       simd.if.end185:
 | 
						|
// CHECK13-NEXT:    [[TMP109:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP109]], i32* [[DOTCAPTURE_EXPR_186]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP110:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP110]], i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP111:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB190:%.*]] = sub nsw i32 [[TMP111]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV191:%.*]] = sdiv i32 [[SUB190]], 1
 | 
						|
// CHECK13-NEXT:    [[SUB192:%.*]] = sub nsw i32 [[DIV191]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[SUB192]], i32* [[DOTCAPTURE_EXPR_189]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[DOTOMP_LB193]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP112:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_189]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP112]], i32* [[DOTOMP_UB194]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[I195]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP113:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK13-NEXT:    [[CMP196:%.*]] = icmp slt i32 0, [[TMP113]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP196]], label [[SIMD_IF_THEN197:%.*]], label [[SIMD_IF_END220:%.*]]
 | 
						|
// CHECK13:       simd.if.then197:
 | 
						|
// CHECK13-NEXT:    [[TMP114:%.*]] = load i32, i32* [[DOTOMP_LB193]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP114]], i32* [[DOTOMP_IV198]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND200:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.cond200:
 | 
						|
// CHECK13-NEXT:    [[TMP115:%.*]] = load i32, i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !21
 | 
						|
// CHECK13-NEXT:    [[TMP116:%.*]] = load i32, i32* [[DOTOMP_UB194]], align 4, !llvm.access.group !21
 | 
						|
// CHECK13-NEXT:    [[CMP201:%.*]] = icmp sle i32 [[TMP115]], [[TMP116]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP201]], label [[OMP_INNER_FOR_BODY202:%.*]], label [[OMP_INNER_FOR_END215:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.body202:
 | 
						|
// CHECK13-NEXT:    [[TMP117:%.*]] = load i32, i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !21
 | 
						|
// CHECK13-NEXT:    [[MUL203:%.*]] = mul nsw i32 [[TMP117]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD204:%.*]] = add nsw i32 0, [[MUL203]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD204]], i32* [[I199]], align 4, !llvm.access.group !21
 | 
						|
// CHECK13-NEXT:    [[TMP118:%.*]] = load double*, double** [[B]], align 8, !llvm.access.group !21
 | 
						|
// CHECK13-NEXT:    [[TMP119:%.*]] = load i32, i32* [[I199]], align 4, !llvm.access.group !21
 | 
						|
// CHECK13-NEXT:    [[IDXPROM205:%.*]] = sext i32 [[TMP119]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX206:%.*]] = getelementptr inbounds double, double* [[TMP118]], i64 [[IDXPROM205]]
 | 
						|
// CHECK13-NEXT:    [[TMP120:%.*]] = load double, double* [[ARRAYIDX206]], align 8, !llvm.access.group !21
 | 
						|
// CHECK13-NEXT:    [[TMP121:%.*]] = load double*, double** [[C]], align 8, !llvm.access.group !21
 | 
						|
// CHECK13-NEXT:    [[TMP122:%.*]] = load i32, i32* [[I199]], align 4, !llvm.access.group !21
 | 
						|
// CHECK13-NEXT:    [[IDXPROM207:%.*]] = sext i32 [[TMP122]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX208:%.*]] = getelementptr inbounds double, double* [[TMP121]], i64 [[IDXPROM207]]
 | 
						|
// CHECK13-NEXT:    [[TMP123:%.*]] = load double, double* [[ARRAYIDX208]], align 8, !llvm.access.group !21
 | 
						|
// CHECK13-NEXT:    [[ADD209:%.*]] = fadd double [[TMP120]], [[TMP123]]
 | 
						|
// CHECK13-NEXT:    [[TMP124:%.*]] = load double*, double** [[A]], align 8, !llvm.access.group !21
 | 
						|
// CHECK13-NEXT:    [[TMP125:%.*]] = load i32, i32* [[I199]], align 4, !llvm.access.group !21
 | 
						|
// CHECK13-NEXT:    [[IDXPROM210:%.*]] = sext i32 [[TMP125]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX211:%.*]] = getelementptr inbounds double, double* [[TMP124]], i64 [[IDXPROM210]]
 | 
						|
// CHECK13-NEXT:    store double [[ADD209]], double* [[ARRAYIDX211]], align 8, !llvm.access.group !21
 | 
						|
// CHECK13-NEXT:    br label [[OMP_BODY_CONTINUE212:%.*]]
 | 
						|
// CHECK13:       omp.body.continue212:
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_INC213:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.inc213:
 | 
						|
// CHECK13-NEXT:    [[TMP126:%.*]] = load i32, i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !21
 | 
						|
// CHECK13-NEXT:    [[ADD214:%.*]] = add nsw i32 [[TMP126]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD214]], i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !21
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND200]], !llvm.loop [[LOOP22:![0-9]+]]
 | 
						|
// CHECK13:       omp.inner.for.end215:
 | 
						|
// CHECK13-NEXT:    [[TMP127:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB216:%.*]] = sub nsw i32 [[TMP127]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV217:%.*]] = sdiv i32 [[SUB216]], 1
 | 
						|
// CHECK13-NEXT:    [[MUL218:%.*]] = mul nsw i32 [[DIV217]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD219:%.*]] = add nsw i32 0, [[MUL218]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD219]], i32* [[I199]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[SIMD_IF_END220]]
 | 
						|
// CHECK13:       simd.if.end220:
 | 
						|
// CHECK13-NEXT:    [[CALL:%.*]] = call noundef signext i32 @_Z5tmainIiET_v()
 | 
						|
// CHECK13-NEXT:    ret i32 [[CALL]]
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK13-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
 | 
						|
// CHECK13-SAME: () #[[ATTR1:[0-9]+]] comdat {
 | 
						|
// CHECK13-NEXT:  entry:
 | 
						|
// CHECK13-NEXT:    [[A:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK13-NEXT:    [[B:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK13-NEXT:    [[C:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK13-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[_TMP15:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_16:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_17:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_LB21:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_UB22:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I23:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_IV26:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I27:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[_TMP49:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_50:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_51:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_LB55:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_UB56:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I57:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_IV60:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I61:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[_TMP83:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_84:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_85:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_LB89:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_UB90:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I91:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_IV94:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I95:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_117:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[_TMP118:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_119:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_120:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_LB124:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_UB125:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I126:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_IV129:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I130:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[_TMP152:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_153:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_154:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_LB158:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_UB159:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I160:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_IV163:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I164:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_186:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[_TMP187:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_188:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTCAPTURE_EXPR_189:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_LB193:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_UB194:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I195:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[DOTOMP_IV198:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    [[I199:%.*]] = alloca i32, align 4
 | 
						|
// CHECK13-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP0]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP1:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP1]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK13-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP2]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK13-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP3]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP]], label [[SIMD_IF_THEN:%.*]], label [[SIMD_IF_END:%.*]]
 | 
						|
// CHECK13:       simd.if.then:
 | 
						|
// CHECK13-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.cond:
 | 
						|
// CHECK13-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !24
 | 
						|
// CHECK13-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !24
 | 
						|
// CHECK13-NEXT:    [[CMP4:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.body:
 | 
						|
// CHECK13-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !24
 | 
						|
// CHECK13-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !24
 | 
						|
// CHECK13-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[B]], align 8, !llvm.access.group !24
 | 
						|
// CHECK13-NEXT:    [[TMP9:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !24
 | 
						|
// CHECK13-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP9]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP8]], i64 [[IDXPROM]]
 | 
						|
// CHECK13-NEXT:    [[TMP10:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !24
 | 
						|
// CHECK13-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[C]], align 8, !llvm.access.group !24
 | 
						|
// CHECK13-NEXT:    [[TMP12:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !24
 | 
						|
// CHECK13-NEXT:    [[IDXPROM5:%.*]] = sext i32 [[TMP12]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, i32* [[TMP11]], i64 [[IDXPROM5]]
 | 
						|
// CHECK13-NEXT:    [[TMP13:%.*]] = load i32, i32* [[ARRAYIDX6]], align 4, !llvm.access.group !24
 | 
						|
// CHECK13-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP10]], [[TMP13]]
 | 
						|
// CHECK13-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[A]], align 8, !llvm.access.group !24
 | 
						|
// CHECK13-NEXT:    [[TMP15:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !24
 | 
						|
// CHECK13-NEXT:    [[IDXPROM8:%.*]] = sext i32 [[TMP15]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX9:%.*]] = getelementptr inbounds i32, i32* [[TMP14]], i64 [[IDXPROM8]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD7]], i32* [[ARRAYIDX9]], align 4, !llvm.access.group !24
 | 
						|
// CHECK13-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK13:       omp.body.continue:
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.inc:
 | 
						|
// CHECK13-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !24
 | 
						|
// CHECK13-NEXT:    [[ADD10:%.*]] = add nsw i32 [[TMP16]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD10]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !24
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP25:![0-9]+]]
 | 
						|
// CHECK13:       omp.inner.for.end:
 | 
						|
// CHECK13-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB11:%.*]] = sub nsw i32 [[TMP17]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV12:%.*]] = sdiv i32 [[SUB11]], 1
 | 
						|
// CHECK13-NEXT:    [[MUL13:%.*]] = mul nsw i32 [[DIV12]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD14:%.*]] = add nsw i32 0, [[MUL13]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD14]], i32* [[I3]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[SIMD_IF_END]]
 | 
						|
// CHECK13:       simd.if.end:
 | 
						|
// CHECK13-NEXT:    [[TMP18:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP18]], i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB18:%.*]] = sub nsw i32 [[TMP19]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV19:%.*]] = sdiv i32 [[SUB18]], 1
 | 
						|
// CHECK13-NEXT:    [[SUB20:%.*]] = sub nsw i32 [[DIV19]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[SUB20]], i32* [[DOTCAPTURE_EXPR_17]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[DOTOMP_LB21]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_17]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP20]], i32* [[DOTOMP_UB22]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[I23]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK13-NEXT:    [[CMP24:%.*]] = icmp slt i32 0, [[TMP21]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP24]], label [[SIMD_IF_THEN25:%.*]], label [[SIMD_IF_END48:%.*]]
 | 
						|
// CHECK13:       simd.if.then25:
 | 
						|
// CHECK13-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_LB21]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP22]], i32* [[DOTOMP_IV26]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND28:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.cond28:
 | 
						|
// CHECK13-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !27
 | 
						|
// CHECK13-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_UB22]], align 4, !llvm.access.group !27
 | 
						|
// CHECK13-NEXT:    [[CMP29:%.*]] = icmp sle i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP29]], label [[OMP_INNER_FOR_BODY30:%.*]], label [[OMP_INNER_FOR_END43:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.body30:
 | 
						|
// CHECK13-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !27
 | 
						|
// CHECK13-NEXT:    [[MUL31:%.*]] = mul nsw i32 [[TMP25]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD32:%.*]] = add nsw i32 0, [[MUL31]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD32]], i32* [[I27]], align 4, !llvm.access.group !27
 | 
						|
// CHECK13-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[B]], align 8, !llvm.access.group !27
 | 
						|
// CHECK13-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I27]], align 4, !llvm.access.group !27
 | 
						|
// CHECK13-NEXT:    [[IDXPROM33:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX34:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i64 [[IDXPROM33]]
 | 
						|
// CHECK13-NEXT:    [[TMP28:%.*]] = load i32, i32* [[ARRAYIDX34]], align 4, !llvm.access.group !27
 | 
						|
// CHECK13-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[C]], align 8, !llvm.access.group !27
 | 
						|
// CHECK13-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I27]], align 4, !llvm.access.group !27
 | 
						|
// CHECK13-NEXT:    [[IDXPROM35:%.*]] = sext i32 [[TMP30]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX36:%.*]] = getelementptr inbounds i32, i32* [[TMP29]], i64 [[IDXPROM35]]
 | 
						|
// CHECK13-NEXT:    [[TMP31:%.*]] = load i32, i32* [[ARRAYIDX36]], align 4, !llvm.access.group !27
 | 
						|
// CHECK13-NEXT:    [[ADD37:%.*]] = add nsw i32 [[TMP28]], [[TMP31]]
 | 
						|
// CHECK13-NEXT:    [[TMP32:%.*]] = load i32*, i32** [[A]], align 8, !llvm.access.group !27
 | 
						|
// CHECK13-NEXT:    [[TMP33:%.*]] = load i32, i32* [[I27]], align 4, !llvm.access.group !27
 | 
						|
// CHECK13-NEXT:    [[IDXPROM38:%.*]] = sext i32 [[TMP33]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX39:%.*]] = getelementptr inbounds i32, i32* [[TMP32]], i64 [[IDXPROM38]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD37]], i32* [[ARRAYIDX39]], align 4, !llvm.access.group !27
 | 
						|
// CHECK13-NEXT:    br label [[OMP_BODY_CONTINUE40:%.*]]
 | 
						|
// CHECK13:       omp.body.continue40:
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_INC41:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.inc41:
 | 
						|
// CHECK13-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !27
 | 
						|
// CHECK13-NEXT:    [[ADD42:%.*]] = add nsw i32 [[TMP34]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD42]], i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !27
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND28]], !llvm.loop [[LOOP28:![0-9]+]]
 | 
						|
// CHECK13:       omp.inner.for.end43:
 | 
						|
// CHECK13-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB44:%.*]] = sub nsw i32 [[TMP35]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV45:%.*]] = sdiv i32 [[SUB44]], 1
 | 
						|
// CHECK13-NEXT:    [[MUL46:%.*]] = mul nsw i32 [[DIV45]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD47:%.*]] = add nsw i32 0, [[MUL46]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD47]], i32* [[I27]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[SIMD_IF_END48]]
 | 
						|
// CHECK13:       simd.if.end48:
 | 
						|
// CHECK13-NEXT:    [[TMP36:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP36]], i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB52:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV53:%.*]] = sdiv i32 [[SUB52]], 1
 | 
						|
// CHECK13-NEXT:    [[SUB54:%.*]] = sub nsw i32 [[DIV53]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[SUB54]], i32* [[DOTCAPTURE_EXPR_51]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[DOTOMP_LB55]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_51]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP38]], i32* [[DOTOMP_UB56]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[I57]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP39:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK13-NEXT:    [[CMP58:%.*]] = icmp slt i32 0, [[TMP39]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP58]], label [[SIMD_IF_THEN59:%.*]], label [[SIMD_IF_END82:%.*]]
 | 
						|
// CHECK13:       simd.if.then59:
 | 
						|
// CHECK13-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTOMP_LB55]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP40]], i32* [[DOTOMP_IV60]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND62:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.cond62:
 | 
						|
// CHECK13-NEXT:    [[TMP41:%.*]] = load i32, i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !30
 | 
						|
// CHECK13-NEXT:    [[TMP42:%.*]] = load i32, i32* [[DOTOMP_UB56]], align 4, !llvm.access.group !30
 | 
						|
// CHECK13-NEXT:    [[CMP63:%.*]] = icmp sle i32 [[TMP41]], [[TMP42]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP63]], label [[OMP_INNER_FOR_BODY64:%.*]], label [[OMP_INNER_FOR_END77:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.body64:
 | 
						|
// CHECK13-NEXT:    [[TMP43:%.*]] = load i32, i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !30
 | 
						|
// CHECK13-NEXT:    [[MUL65:%.*]] = mul nsw i32 [[TMP43]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD66:%.*]] = add nsw i32 0, [[MUL65]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD66]], i32* [[I61]], align 4, !llvm.access.group !30
 | 
						|
// CHECK13-NEXT:    [[TMP44:%.*]] = load i32*, i32** [[B]], align 8, !llvm.access.group !30
 | 
						|
// CHECK13-NEXT:    [[TMP45:%.*]] = load i32, i32* [[I61]], align 4, !llvm.access.group !30
 | 
						|
// CHECK13-NEXT:    [[IDXPROM67:%.*]] = sext i32 [[TMP45]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX68:%.*]] = getelementptr inbounds i32, i32* [[TMP44]], i64 [[IDXPROM67]]
 | 
						|
// CHECK13-NEXT:    [[TMP46:%.*]] = load i32, i32* [[ARRAYIDX68]], align 4, !llvm.access.group !30
 | 
						|
// CHECK13-NEXT:    [[TMP47:%.*]] = load i32*, i32** [[C]], align 8, !llvm.access.group !30
 | 
						|
// CHECK13-NEXT:    [[TMP48:%.*]] = load i32, i32* [[I61]], align 4, !llvm.access.group !30
 | 
						|
// CHECK13-NEXT:    [[IDXPROM69:%.*]] = sext i32 [[TMP48]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX70:%.*]] = getelementptr inbounds i32, i32* [[TMP47]], i64 [[IDXPROM69]]
 | 
						|
// CHECK13-NEXT:    [[TMP49:%.*]] = load i32, i32* [[ARRAYIDX70]], align 4, !llvm.access.group !30
 | 
						|
// CHECK13-NEXT:    [[ADD71:%.*]] = add nsw i32 [[TMP46]], [[TMP49]]
 | 
						|
// CHECK13-NEXT:    [[TMP50:%.*]] = load i32*, i32** [[A]], align 8, !llvm.access.group !30
 | 
						|
// CHECK13-NEXT:    [[TMP51:%.*]] = load i32, i32* [[I61]], align 4, !llvm.access.group !30
 | 
						|
// CHECK13-NEXT:    [[IDXPROM72:%.*]] = sext i32 [[TMP51]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX73:%.*]] = getelementptr inbounds i32, i32* [[TMP50]], i64 [[IDXPROM72]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD71]], i32* [[ARRAYIDX73]], align 4, !llvm.access.group !30
 | 
						|
// CHECK13-NEXT:    br label [[OMP_BODY_CONTINUE74:%.*]]
 | 
						|
// CHECK13:       omp.body.continue74:
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_INC75:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.inc75:
 | 
						|
// CHECK13-NEXT:    [[TMP52:%.*]] = load i32, i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !30
 | 
						|
// CHECK13-NEXT:    [[ADD76:%.*]] = add nsw i32 [[TMP52]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD76]], i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !30
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND62]], !llvm.loop [[LOOP31:![0-9]+]]
 | 
						|
// CHECK13:       omp.inner.for.end77:
 | 
						|
// CHECK13-NEXT:    [[TMP53:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB78:%.*]] = sub nsw i32 [[TMP53]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV79:%.*]] = sdiv i32 [[SUB78]], 1
 | 
						|
// CHECK13-NEXT:    [[MUL80:%.*]] = mul nsw i32 [[DIV79]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD81:%.*]] = add nsw i32 0, [[MUL80]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD81]], i32* [[I61]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[SIMD_IF_END82]]
 | 
						|
// CHECK13:       simd.if.end82:
 | 
						|
// CHECK13-NEXT:    [[TMP54:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP54]], i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP55:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB86:%.*]] = sub nsw i32 [[TMP55]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV87:%.*]] = sdiv i32 [[SUB86]], 1
 | 
						|
// CHECK13-NEXT:    [[SUB88:%.*]] = sub nsw i32 [[DIV87]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[SUB88]], i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[DOTOMP_LB89]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP56:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP56]], i32* [[DOTOMP_UB90]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[I91]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP57:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK13-NEXT:    [[CMP92:%.*]] = icmp slt i32 0, [[TMP57]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP92]], label [[SIMD_IF_THEN93:%.*]], label [[SIMD_IF_END116:%.*]]
 | 
						|
// CHECK13:       simd.if.then93:
 | 
						|
// CHECK13-NEXT:    [[TMP58:%.*]] = load i32, i32* [[DOTOMP_LB89]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP58]], i32* [[DOTOMP_IV94]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND96:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.cond96:
 | 
						|
// CHECK13-NEXT:    [[TMP59:%.*]] = load i32, i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !33
 | 
						|
// CHECK13-NEXT:    [[TMP60:%.*]] = load i32, i32* [[DOTOMP_UB90]], align 4, !llvm.access.group !33
 | 
						|
// CHECK13-NEXT:    [[CMP97:%.*]] = icmp sle i32 [[TMP59]], [[TMP60]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP97]], label [[OMP_INNER_FOR_BODY98:%.*]], label [[OMP_INNER_FOR_END111:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.body98:
 | 
						|
// CHECK13-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !33
 | 
						|
// CHECK13-NEXT:    [[MUL99:%.*]] = mul nsw i32 [[TMP61]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD100:%.*]] = add nsw i32 0, [[MUL99]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD100]], i32* [[I95]], align 4, !llvm.access.group !33
 | 
						|
// CHECK13-NEXT:    [[TMP62:%.*]] = load i32*, i32** [[B]], align 8, !llvm.access.group !33
 | 
						|
// CHECK13-NEXT:    [[TMP63:%.*]] = load i32, i32* [[I95]], align 4, !llvm.access.group !33
 | 
						|
// CHECK13-NEXT:    [[IDXPROM101:%.*]] = sext i32 [[TMP63]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX102:%.*]] = getelementptr inbounds i32, i32* [[TMP62]], i64 [[IDXPROM101]]
 | 
						|
// CHECK13-NEXT:    [[TMP64:%.*]] = load i32, i32* [[ARRAYIDX102]], align 4, !llvm.access.group !33
 | 
						|
// CHECK13-NEXT:    [[TMP65:%.*]] = load i32*, i32** [[C]], align 8, !llvm.access.group !33
 | 
						|
// CHECK13-NEXT:    [[TMP66:%.*]] = load i32, i32* [[I95]], align 4, !llvm.access.group !33
 | 
						|
// CHECK13-NEXT:    [[IDXPROM103:%.*]] = sext i32 [[TMP66]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX104:%.*]] = getelementptr inbounds i32, i32* [[TMP65]], i64 [[IDXPROM103]]
 | 
						|
// CHECK13-NEXT:    [[TMP67:%.*]] = load i32, i32* [[ARRAYIDX104]], align 4, !llvm.access.group !33
 | 
						|
// CHECK13-NEXT:    [[ADD105:%.*]] = add nsw i32 [[TMP64]], [[TMP67]]
 | 
						|
// CHECK13-NEXT:    [[TMP68:%.*]] = load i32*, i32** [[A]], align 8, !llvm.access.group !33
 | 
						|
// CHECK13-NEXT:    [[TMP69:%.*]] = load i32, i32* [[I95]], align 4, !llvm.access.group !33
 | 
						|
// CHECK13-NEXT:    [[IDXPROM106:%.*]] = sext i32 [[TMP69]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX107:%.*]] = getelementptr inbounds i32, i32* [[TMP68]], i64 [[IDXPROM106]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD105]], i32* [[ARRAYIDX107]], align 4, !llvm.access.group !33
 | 
						|
// CHECK13-NEXT:    br label [[OMP_BODY_CONTINUE108:%.*]]
 | 
						|
// CHECK13:       omp.body.continue108:
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_INC109:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.inc109:
 | 
						|
// CHECK13-NEXT:    [[TMP70:%.*]] = load i32, i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !33
 | 
						|
// CHECK13-NEXT:    [[ADD110:%.*]] = add nsw i32 [[TMP70]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD110]], i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !33
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND96]], !llvm.loop [[LOOP34:![0-9]+]]
 | 
						|
// CHECK13:       omp.inner.for.end111:
 | 
						|
// CHECK13-NEXT:    [[TMP71:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB112:%.*]] = sub nsw i32 [[TMP71]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV113:%.*]] = sdiv i32 [[SUB112]], 1
 | 
						|
// CHECK13-NEXT:    [[MUL114:%.*]] = mul nsw i32 [[DIV113]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD115:%.*]] = add nsw i32 0, [[MUL114]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD115]], i32* [[I95]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[SIMD_IF_END116]]
 | 
						|
// CHECK13:       simd.if.end116:
 | 
						|
// CHECK13-NEXT:    [[TMP72:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP72]], i32* [[DOTCAPTURE_EXPR_117]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP73:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP73]], i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP74:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB121:%.*]] = sub nsw i32 [[TMP74]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV122:%.*]] = sdiv i32 [[SUB121]], 1
 | 
						|
// CHECK13-NEXT:    [[SUB123:%.*]] = sub nsw i32 [[DIV122]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[SUB123]], i32* [[DOTCAPTURE_EXPR_120]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[DOTOMP_LB124]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP75:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_120]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP75]], i32* [[DOTOMP_UB125]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[I126]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP76:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK13-NEXT:    [[CMP127:%.*]] = icmp slt i32 0, [[TMP76]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP127]], label [[SIMD_IF_THEN128:%.*]], label [[SIMD_IF_END151:%.*]]
 | 
						|
// CHECK13:       simd.if.then128:
 | 
						|
// CHECK13-NEXT:    [[TMP77:%.*]] = load i32, i32* [[DOTOMP_LB124]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP77]], i32* [[DOTOMP_IV129]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND131:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.cond131:
 | 
						|
// CHECK13-NEXT:    [[TMP78:%.*]] = load i32, i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !36
 | 
						|
// CHECK13-NEXT:    [[TMP79:%.*]] = load i32, i32* [[DOTOMP_UB125]], align 4, !llvm.access.group !36
 | 
						|
// CHECK13-NEXT:    [[CMP132:%.*]] = icmp sle i32 [[TMP78]], [[TMP79]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP132]], label [[OMP_INNER_FOR_BODY133:%.*]], label [[OMP_INNER_FOR_END146:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.body133:
 | 
						|
// CHECK13-NEXT:    [[TMP80:%.*]] = load i32, i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !36
 | 
						|
// CHECK13-NEXT:    [[MUL134:%.*]] = mul nsw i32 [[TMP80]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD135:%.*]] = add nsw i32 0, [[MUL134]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD135]], i32* [[I130]], align 4, !llvm.access.group !36
 | 
						|
// CHECK13-NEXT:    [[TMP81:%.*]] = load i32*, i32** [[B]], align 8, !llvm.access.group !36
 | 
						|
// CHECK13-NEXT:    [[TMP82:%.*]] = load i32, i32* [[I130]], align 4, !llvm.access.group !36
 | 
						|
// CHECK13-NEXT:    [[IDXPROM136:%.*]] = sext i32 [[TMP82]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX137:%.*]] = getelementptr inbounds i32, i32* [[TMP81]], i64 [[IDXPROM136]]
 | 
						|
// CHECK13-NEXT:    [[TMP83:%.*]] = load i32, i32* [[ARRAYIDX137]], align 4, !llvm.access.group !36
 | 
						|
// CHECK13-NEXT:    [[TMP84:%.*]] = load i32*, i32** [[C]], align 8, !llvm.access.group !36
 | 
						|
// CHECK13-NEXT:    [[TMP85:%.*]] = load i32, i32* [[I130]], align 4, !llvm.access.group !36
 | 
						|
// CHECK13-NEXT:    [[IDXPROM138:%.*]] = sext i32 [[TMP85]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX139:%.*]] = getelementptr inbounds i32, i32* [[TMP84]], i64 [[IDXPROM138]]
 | 
						|
// CHECK13-NEXT:    [[TMP86:%.*]] = load i32, i32* [[ARRAYIDX139]], align 4, !llvm.access.group !36
 | 
						|
// CHECK13-NEXT:    [[ADD140:%.*]] = add nsw i32 [[TMP83]], [[TMP86]]
 | 
						|
// CHECK13-NEXT:    [[TMP87:%.*]] = load i32*, i32** [[A]], align 8, !llvm.access.group !36
 | 
						|
// CHECK13-NEXT:    [[TMP88:%.*]] = load i32, i32* [[I130]], align 4, !llvm.access.group !36
 | 
						|
// CHECK13-NEXT:    [[IDXPROM141:%.*]] = sext i32 [[TMP88]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX142:%.*]] = getelementptr inbounds i32, i32* [[TMP87]], i64 [[IDXPROM141]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD140]], i32* [[ARRAYIDX142]], align 4, !llvm.access.group !36
 | 
						|
// CHECK13-NEXT:    br label [[OMP_BODY_CONTINUE143:%.*]]
 | 
						|
// CHECK13:       omp.body.continue143:
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_INC144:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.inc144:
 | 
						|
// CHECK13-NEXT:    [[TMP89:%.*]] = load i32, i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !36
 | 
						|
// CHECK13-NEXT:    [[ADD145:%.*]] = add nsw i32 [[TMP89]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD145]], i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !36
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND131]], !llvm.loop [[LOOP37:![0-9]+]]
 | 
						|
// CHECK13:       omp.inner.for.end146:
 | 
						|
// CHECK13-NEXT:    [[TMP90:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB147:%.*]] = sub nsw i32 [[TMP90]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV148:%.*]] = sdiv i32 [[SUB147]], 1
 | 
						|
// CHECK13-NEXT:    [[MUL149:%.*]] = mul nsw i32 [[DIV148]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD150:%.*]] = add nsw i32 0, [[MUL149]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD150]], i32* [[I130]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[SIMD_IF_END151]]
 | 
						|
// CHECK13:       simd.if.end151:
 | 
						|
// CHECK13-NEXT:    [[TMP91:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP91]], i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP92:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB155:%.*]] = sub nsw i32 [[TMP92]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV156:%.*]] = sdiv i32 [[SUB155]], 1
 | 
						|
// CHECK13-NEXT:    [[SUB157:%.*]] = sub nsw i32 [[DIV156]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[SUB157]], i32* [[DOTCAPTURE_EXPR_154]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[DOTOMP_LB158]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP93:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_154]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP93]], i32* [[DOTOMP_UB159]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[I160]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP94:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK13-NEXT:    [[CMP161:%.*]] = icmp slt i32 0, [[TMP94]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP161]], label [[SIMD_IF_THEN162:%.*]], label [[SIMD_IF_END185:%.*]]
 | 
						|
// CHECK13:       simd.if.then162:
 | 
						|
// CHECK13-NEXT:    [[TMP95:%.*]] = load i32, i32* [[DOTOMP_LB158]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP95]], i32* [[DOTOMP_IV163]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND165:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.cond165:
 | 
						|
// CHECK13-NEXT:    [[TMP96:%.*]] = load i32, i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !39
 | 
						|
// CHECK13-NEXT:    [[TMP97:%.*]] = load i32, i32* [[DOTOMP_UB159]], align 4, !llvm.access.group !39
 | 
						|
// CHECK13-NEXT:    [[CMP166:%.*]] = icmp sle i32 [[TMP96]], [[TMP97]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP166]], label [[OMP_INNER_FOR_BODY167:%.*]], label [[OMP_INNER_FOR_END180:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.body167:
 | 
						|
// CHECK13-NEXT:    [[TMP98:%.*]] = load i32, i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !39
 | 
						|
// CHECK13-NEXT:    [[MUL168:%.*]] = mul nsw i32 [[TMP98]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD169:%.*]] = add nsw i32 0, [[MUL168]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD169]], i32* [[I164]], align 4, !llvm.access.group !39
 | 
						|
// CHECK13-NEXT:    [[TMP99:%.*]] = load i32*, i32** [[B]], align 8, !llvm.access.group !39
 | 
						|
// CHECK13-NEXT:    [[TMP100:%.*]] = load i32, i32* [[I164]], align 4, !llvm.access.group !39
 | 
						|
// CHECK13-NEXT:    [[IDXPROM170:%.*]] = sext i32 [[TMP100]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX171:%.*]] = getelementptr inbounds i32, i32* [[TMP99]], i64 [[IDXPROM170]]
 | 
						|
// CHECK13-NEXT:    [[TMP101:%.*]] = load i32, i32* [[ARRAYIDX171]], align 4, !llvm.access.group !39
 | 
						|
// CHECK13-NEXT:    [[TMP102:%.*]] = load i32*, i32** [[C]], align 8, !llvm.access.group !39
 | 
						|
// CHECK13-NEXT:    [[TMP103:%.*]] = load i32, i32* [[I164]], align 4, !llvm.access.group !39
 | 
						|
// CHECK13-NEXT:    [[IDXPROM172:%.*]] = sext i32 [[TMP103]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX173:%.*]] = getelementptr inbounds i32, i32* [[TMP102]], i64 [[IDXPROM172]]
 | 
						|
// CHECK13-NEXT:    [[TMP104:%.*]] = load i32, i32* [[ARRAYIDX173]], align 4, !llvm.access.group !39
 | 
						|
// CHECK13-NEXT:    [[ADD174:%.*]] = add nsw i32 [[TMP101]], [[TMP104]]
 | 
						|
// CHECK13-NEXT:    [[TMP105:%.*]] = load i32*, i32** [[A]], align 8, !llvm.access.group !39
 | 
						|
// CHECK13-NEXT:    [[TMP106:%.*]] = load i32, i32* [[I164]], align 4, !llvm.access.group !39
 | 
						|
// CHECK13-NEXT:    [[IDXPROM175:%.*]] = sext i32 [[TMP106]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX176:%.*]] = getelementptr inbounds i32, i32* [[TMP105]], i64 [[IDXPROM175]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD174]], i32* [[ARRAYIDX176]], align 4, !llvm.access.group !39
 | 
						|
// CHECK13-NEXT:    br label [[OMP_BODY_CONTINUE177:%.*]]
 | 
						|
// CHECK13:       omp.body.continue177:
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_INC178:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.inc178:
 | 
						|
// CHECK13-NEXT:    [[TMP107:%.*]] = load i32, i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !39
 | 
						|
// CHECK13-NEXT:    [[ADD179:%.*]] = add nsw i32 [[TMP107]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD179]], i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !39
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND165]], !llvm.loop [[LOOP40:![0-9]+]]
 | 
						|
// CHECK13:       omp.inner.for.end180:
 | 
						|
// CHECK13-NEXT:    [[TMP108:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB181:%.*]] = sub nsw i32 [[TMP108]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV182:%.*]] = sdiv i32 [[SUB181]], 1
 | 
						|
// CHECK13-NEXT:    [[MUL183:%.*]] = mul nsw i32 [[DIV182]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD184:%.*]] = add nsw i32 0, [[MUL183]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD184]], i32* [[I164]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[SIMD_IF_END185]]
 | 
						|
// CHECK13:       simd.if.end185:
 | 
						|
// CHECK13-NEXT:    [[TMP109:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP109]], i32* [[DOTCAPTURE_EXPR_186]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP110:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP110]], i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP111:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB190:%.*]] = sub nsw i32 [[TMP111]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV191:%.*]] = sdiv i32 [[SUB190]], 1
 | 
						|
// CHECK13-NEXT:    [[SUB192:%.*]] = sub nsw i32 [[DIV191]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[SUB192]], i32* [[DOTCAPTURE_EXPR_189]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[DOTOMP_LB193]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP112:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_189]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP112]], i32* [[DOTOMP_UB194]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 0, i32* [[I195]], align 4
 | 
						|
// CHECK13-NEXT:    [[TMP113:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK13-NEXT:    [[CMP196:%.*]] = icmp slt i32 0, [[TMP113]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP196]], label [[SIMD_IF_THEN197:%.*]], label [[SIMD_IF_END220:%.*]]
 | 
						|
// CHECK13:       simd.if.then197:
 | 
						|
// CHECK13-NEXT:    [[TMP114:%.*]] = load i32, i32* [[DOTOMP_LB193]], align 4
 | 
						|
// CHECK13-NEXT:    store i32 [[TMP114]], i32* [[DOTOMP_IV198]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND200:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.cond200:
 | 
						|
// CHECK13-NEXT:    [[TMP115:%.*]] = load i32, i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !42
 | 
						|
// CHECK13-NEXT:    [[TMP116:%.*]] = load i32, i32* [[DOTOMP_UB194]], align 4, !llvm.access.group !42
 | 
						|
// CHECK13-NEXT:    [[CMP201:%.*]] = icmp sle i32 [[TMP115]], [[TMP116]]
 | 
						|
// CHECK13-NEXT:    br i1 [[CMP201]], label [[OMP_INNER_FOR_BODY202:%.*]], label [[OMP_INNER_FOR_END215:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.body202:
 | 
						|
// CHECK13-NEXT:    [[TMP117:%.*]] = load i32, i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !42
 | 
						|
// CHECK13-NEXT:    [[MUL203:%.*]] = mul nsw i32 [[TMP117]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD204:%.*]] = add nsw i32 0, [[MUL203]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD204]], i32* [[I199]], align 4, !llvm.access.group !42
 | 
						|
// CHECK13-NEXT:    [[TMP118:%.*]] = load i32*, i32** [[B]], align 8, !llvm.access.group !42
 | 
						|
// CHECK13-NEXT:    [[TMP119:%.*]] = load i32, i32* [[I199]], align 4, !llvm.access.group !42
 | 
						|
// CHECK13-NEXT:    [[IDXPROM205:%.*]] = sext i32 [[TMP119]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX206:%.*]] = getelementptr inbounds i32, i32* [[TMP118]], i64 [[IDXPROM205]]
 | 
						|
// CHECK13-NEXT:    [[TMP120:%.*]] = load i32, i32* [[ARRAYIDX206]], align 4, !llvm.access.group !42
 | 
						|
// CHECK13-NEXT:    [[TMP121:%.*]] = load i32*, i32** [[C]], align 8, !llvm.access.group !42
 | 
						|
// CHECK13-NEXT:    [[TMP122:%.*]] = load i32, i32* [[I199]], align 4, !llvm.access.group !42
 | 
						|
// CHECK13-NEXT:    [[IDXPROM207:%.*]] = sext i32 [[TMP122]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX208:%.*]] = getelementptr inbounds i32, i32* [[TMP121]], i64 [[IDXPROM207]]
 | 
						|
// CHECK13-NEXT:    [[TMP123:%.*]] = load i32, i32* [[ARRAYIDX208]], align 4, !llvm.access.group !42
 | 
						|
// CHECK13-NEXT:    [[ADD209:%.*]] = add nsw i32 [[TMP120]], [[TMP123]]
 | 
						|
// CHECK13-NEXT:    [[TMP124:%.*]] = load i32*, i32** [[A]], align 8, !llvm.access.group !42
 | 
						|
// CHECK13-NEXT:    [[TMP125:%.*]] = load i32, i32* [[I199]], align 4, !llvm.access.group !42
 | 
						|
// CHECK13-NEXT:    [[IDXPROM210:%.*]] = sext i32 [[TMP125]] to i64
 | 
						|
// CHECK13-NEXT:    [[ARRAYIDX211:%.*]] = getelementptr inbounds i32, i32* [[TMP124]], i64 [[IDXPROM210]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD209]], i32* [[ARRAYIDX211]], align 4, !llvm.access.group !42
 | 
						|
// CHECK13-NEXT:    br label [[OMP_BODY_CONTINUE212:%.*]]
 | 
						|
// CHECK13:       omp.body.continue212:
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_INC213:%.*]]
 | 
						|
// CHECK13:       omp.inner.for.inc213:
 | 
						|
// CHECK13-NEXT:    [[TMP126:%.*]] = load i32, i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !42
 | 
						|
// CHECK13-NEXT:    [[ADD214:%.*]] = add nsw i32 [[TMP126]], 1
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD214]], i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !42
 | 
						|
// CHECK13-NEXT:    br label [[OMP_INNER_FOR_COND200]], !llvm.loop [[LOOP43:![0-9]+]]
 | 
						|
// CHECK13:       omp.inner.for.end215:
 | 
						|
// CHECK13-NEXT:    [[TMP127:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK13-NEXT:    [[SUB216:%.*]] = sub nsw i32 [[TMP127]], 0
 | 
						|
// CHECK13-NEXT:    [[DIV217:%.*]] = sdiv i32 [[SUB216]], 1
 | 
						|
// CHECK13-NEXT:    [[MUL218:%.*]] = mul nsw i32 [[DIV217]], 1
 | 
						|
// CHECK13-NEXT:    [[ADD219:%.*]] = add nsw i32 0, [[MUL218]]
 | 
						|
// CHECK13-NEXT:    store i32 [[ADD219]], i32* [[I199]], align 4
 | 
						|
// CHECK13-NEXT:    br label [[SIMD_IF_END220]]
 | 
						|
// CHECK13:       simd.if.end220:
 | 
						|
// CHECK13-NEXT:    ret i32 0
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK14-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK14-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK14-NEXT:  entry:
 | 
						|
// CHECK14-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[A:%.*]] = alloca double*, align 8
 | 
						|
// CHECK14-NEXT:    [[B:%.*]] = alloca double*, align 8
 | 
						|
// CHECK14-NEXT:    [[C:%.*]] = alloca double*, align 8
 | 
						|
// CHECK14-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[_TMP15:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_16:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_17:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_LB21:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_UB22:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I23:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_IV26:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I27:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[_TMP49:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_50:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_51:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_LB55:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_UB56:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I57:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_IV60:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I61:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[_TMP83:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_84:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_85:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_LB89:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_UB90:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I91:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_IV94:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I95:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_117:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[_TMP118:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_119:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_120:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_LB124:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_UB125:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I126:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_IV129:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I130:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[_TMP152:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_153:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_154:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_LB158:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_UB159:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I160:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_IV163:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I164:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_186:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[_TMP187:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_188:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_189:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_LB193:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_UB194:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I195:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_IV198:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I199:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP0]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP1:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP1]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK14-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP2]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK14-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP3]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP]], label [[SIMD_IF_THEN:%.*]], label [[SIMD_IF_END:%.*]]
 | 
						|
// CHECK14:       simd.if.then:
 | 
						|
// CHECK14-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.cond:
 | 
						|
// CHECK14-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !2
 | 
						|
// CHECK14-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !2
 | 
						|
// CHECK14-NEXT:    [[CMP4:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.body:
 | 
						|
// CHECK14-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !2
 | 
						|
// CHECK14-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !2
 | 
						|
// CHECK14-NEXT:    [[TMP8:%.*]] = load double*, double** [[B]], align 8, !llvm.access.group !2
 | 
						|
// CHECK14-NEXT:    [[TMP9:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !2
 | 
						|
// CHECK14-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP9]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP8]], i64 [[IDXPROM]]
 | 
						|
// CHECK14-NEXT:    [[TMP10:%.*]] = load double, double* [[ARRAYIDX]], align 8, !llvm.access.group !2
 | 
						|
// CHECK14-NEXT:    [[TMP11:%.*]] = load double*, double** [[C]], align 8, !llvm.access.group !2
 | 
						|
// CHECK14-NEXT:    [[TMP12:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !2
 | 
						|
// CHECK14-NEXT:    [[IDXPROM5:%.*]] = sext i32 [[TMP12]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds double, double* [[TMP11]], i64 [[IDXPROM5]]
 | 
						|
// CHECK14-NEXT:    [[TMP13:%.*]] = load double, double* [[ARRAYIDX6]], align 8, !llvm.access.group !2
 | 
						|
// CHECK14-NEXT:    [[ADD7:%.*]] = fadd double [[TMP10]], [[TMP13]]
 | 
						|
// CHECK14-NEXT:    [[TMP14:%.*]] = load double*, double** [[A]], align 8, !llvm.access.group !2
 | 
						|
// CHECK14-NEXT:    [[TMP15:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !2
 | 
						|
// CHECK14-NEXT:    [[IDXPROM8:%.*]] = sext i32 [[TMP15]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX9:%.*]] = getelementptr inbounds double, double* [[TMP14]], i64 [[IDXPROM8]]
 | 
						|
// CHECK14-NEXT:    store double [[ADD7]], double* [[ARRAYIDX9]], align 8, !llvm.access.group !2
 | 
						|
// CHECK14-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK14:       omp.body.continue:
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.inc:
 | 
						|
// CHECK14-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !2
 | 
						|
// CHECK14-NEXT:    [[ADD10:%.*]] = add nsw i32 [[TMP16]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD10]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !2
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP3:![0-9]+]]
 | 
						|
// CHECK14:       omp.inner.for.end:
 | 
						|
// CHECK14-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB11:%.*]] = sub nsw i32 [[TMP17]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV12:%.*]] = sdiv i32 [[SUB11]], 1
 | 
						|
// CHECK14-NEXT:    [[MUL13:%.*]] = mul nsw i32 [[DIV12]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD14:%.*]] = add nsw i32 0, [[MUL13]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD14]], i32* [[I3]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[SIMD_IF_END]]
 | 
						|
// CHECK14:       simd.if.end:
 | 
						|
// CHECK14-NEXT:    [[TMP18:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP18]], i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB18:%.*]] = sub nsw i32 [[TMP19]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV19:%.*]] = sdiv i32 [[SUB18]], 1
 | 
						|
// CHECK14-NEXT:    [[SUB20:%.*]] = sub nsw i32 [[DIV19]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[SUB20]], i32* [[DOTCAPTURE_EXPR_17]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[DOTOMP_LB21]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_17]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP20]], i32* [[DOTOMP_UB22]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[I23]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK14-NEXT:    [[CMP24:%.*]] = icmp slt i32 0, [[TMP21]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP24]], label [[SIMD_IF_THEN25:%.*]], label [[SIMD_IF_END48:%.*]]
 | 
						|
// CHECK14:       simd.if.then25:
 | 
						|
// CHECK14-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_LB21]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP22]], i32* [[DOTOMP_IV26]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND28:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.cond28:
 | 
						|
// CHECK14-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !6
 | 
						|
// CHECK14-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_UB22]], align 4, !llvm.access.group !6
 | 
						|
// CHECK14-NEXT:    [[CMP29:%.*]] = icmp sle i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP29]], label [[OMP_INNER_FOR_BODY30:%.*]], label [[OMP_INNER_FOR_END43:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.body30:
 | 
						|
// CHECK14-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !6
 | 
						|
// CHECK14-NEXT:    [[MUL31:%.*]] = mul nsw i32 [[TMP25]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD32:%.*]] = add nsw i32 0, [[MUL31]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD32]], i32* [[I27]], align 4, !llvm.access.group !6
 | 
						|
// CHECK14-NEXT:    [[TMP26:%.*]] = load double*, double** [[B]], align 8, !llvm.access.group !6
 | 
						|
// CHECK14-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I27]], align 4, !llvm.access.group !6
 | 
						|
// CHECK14-NEXT:    [[IDXPROM33:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX34:%.*]] = getelementptr inbounds double, double* [[TMP26]], i64 [[IDXPROM33]]
 | 
						|
// CHECK14-NEXT:    [[TMP28:%.*]] = load double, double* [[ARRAYIDX34]], align 8, !llvm.access.group !6
 | 
						|
// CHECK14-NEXT:    [[TMP29:%.*]] = load double*, double** [[C]], align 8, !llvm.access.group !6
 | 
						|
// CHECK14-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I27]], align 4, !llvm.access.group !6
 | 
						|
// CHECK14-NEXT:    [[IDXPROM35:%.*]] = sext i32 [[TMP30]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX36:%.*]] = getelementptr inbounds double, double* [[TMP29]], i64 [[IDXPROM35]]
 | 
						|
// CHECK14-NEXT:    [[TMP31:%.*]] = load double, double* [[ARRAYIDX36]], align 8, !llvm.access.group !6
 | 
						|
// CHECK14-NEXT:    [[ADD37:%.*]] = fadd double [[TMP28]], [[TMP31]]
 | 
						|
// CHECK14-NEXT:    [[TMP32:%.*]] = load double*, double** [[A]], align 8, !llvm.access.group !6
 | 
						|
// CHECK14-NEXT:    [[TMP33:%.*]] = load i32, i32* [[I27]], align 4, !llvm.access.group !6
 | 
						|
// CHECK14-NEXT:    [[IDXPROM38:%.*]] = sext i32 [[TMP33]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX39:%.*]] = getelementptr inbounds double, double* [[TMP32]], i64 [[IDXPROM38]]
 | 
						|
// CHECK14-NEXT:    store double [[ADD37]], double* [[ARRAYIDX39]], align 8, !llvm.access.group !6
 | 
						|
// CHECK14-NEXT:    br label [[OMP_BODY_CONTINUE40:%.*]]
 | 
						|
// CHECK14:       omp.body.continue40:
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_INC41:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.inc41:
 | 
						|
// CHECK14-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !6
 | 
						|
// CHECK14-NEXT:    [[ADD42:%.*]] = add nsw i32 [[TMP34]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD42]], i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !6
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND28]], !llvm.loop [[LOOP7:![0-9]+]]
 | 
						|
// CHECK14:       omp.inner.for.end43:
 | 
						|
// CHECK14-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB44:%.*]] = sub nsw i32 [[TMP35]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV45:%.*]] = sdiv i32 [[SUB44]], 1
 | 
						|
// CHECK14-NEXT:    [[MUL46:%.*]] = mul nsw i32 [[DIV45]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD47:%.*]] = add nsw i32 0, [[MUL46]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD47]], i32* [[I27]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[SIMD_IF_END48]]
 | 
						|
// CHECK14:       simd.if.end48:
 | 
						|
// CHECK14-NEXT:    [[TMP36:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP36]], i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB52:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV53:%.*]] = sdiv i32 [[SUB52]], 1
 | 
						|
// CHECK14-NEXT:    [[SUB54:%.*]] = sub nsw i32 [[DIV53]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[SUB54]], i32* [[DOTCAPTURE_EXPR_51]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[DOTOMP_LB55]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_51]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP38]], i32* [[DOTOMP_UB56]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[I57]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP39:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK14-NEXT:    [[CMP58:%.*]] = icmp slt i32 0, [[TMP39]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP58]], label [[SIMD_IF_THEN59:%.*]], label [[SIMD_IF_END82:%.*]]
 | 
						|
// CHECK14:       simd.if.then59:
 | 
						|
// CHECK14-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTOMP_LB55]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP40]], i32* [[DOTOMP_IV60]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND62:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.cond62:
 | 
						|
// CHECK14-NEXT:    [[TMP41:%.*]] = load i32, i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !9
 | 
						|
// CHECK14-NEXT:    [[TMP42:%.*]] = load i32, i32* [[DOTOMP_UB56]], align 4, !llvm.access.group !9
 | 
						|
// CHECK14-NEXT:    [[CMP63:%.*]] = icmp sle i32 [[TMP41]], [[TMP42]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP63]], label [[OMP_INNER_FOR_BODY64:%.*]], label [[OMP_INNER_FOR_END77:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.body64:
 | 
						|
// CHECK14-NEXT:    [[TMP43:%.*]] = load i32, i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !9
 | 
						|
// CHECK14-NEXT:    [[MUL65:%.*]] = mul nsw i32 [[TMP43]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD66:%.*]] = add nsw i32 0, [[MUL65]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD66]], i32* [[I61]], align 4, !llvm.access.group !9
 | 
						|
// CHECK14-NEXT:    [[TMP44:%.*]] = load double*, double** [[B]], align 8, !llvm.access.group !9
 | 
						|
// CHECK14-NEXT:    [[TMP45:%.*]] = load i32, i32* [[I61]], align 4, !llvm.access.group !9
 | 
						|
// CHECK14-NEXT:    [[IDXPROM67:%.*]] = sext i32 [[TMP45]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX68:%.*]] = getelementptr inbounds double, double* [[TMP44]], i64 [[IDXPROM67]]
 | 
						|
// CHECK14-NEXT:    [[TMP46:%.*]] = load double, double* [[ARRAYIDX68]], align 8, !llvm.access.group !9
 | 
						|
// CHECK14-NEXT:    [[TMP47:%.*]] = load double*, double** [[C]], align 8, !llvm.access.group !9
 | 
						|
// CHECK14-NEXT:    [[TMP48:%.*]] = load i32, i32* [[I61]], align 4, !llvm.access.group !9
 | 
						|
// CHECK14-NEXT:    [[IDXPROM69:%.*]] = sext i32 [[TMP48]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX70:%.*]] = getelementptr inbounds double, double* [[TMP47]], i64 [[IDXPROM69]]
 | 
						|
// CHECK14-NEXT:    [[TMP49:%.*]] = load double, double* [[ARRAYIDX70]], align 8, !llvm.access.group !9
 | 
						|
// CHECK14-NEXT:    [[ADD71:%.*]] = fadd double [[TMP46]], [[TMP49]]
 | 
						|
// CHECK14-NEXT:    [[TMP50:%.*]] = load double*, double** [[A]], align 8, !llvm.access.group !9
 | 
						|
// CHECK14-NEXT:    [[TMP51:%.*]] = load i32, i32* [[I61]], align 4, !llvm.access.group !9
 | 
						|
// CHECK14-NEXT:    [[IDXPROM72:%.*]] = sext i32 [[TMP51]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX73:%.*]] = getelementptr inbounds double, double* [[TMP50]], i64 [[IDXPROM72]]
 | 
						|
// CHECK14-NEXT:    store double [[ADD71]], double* [[ARRAYIDX73]], align 8, !llvm.access.group !9
 | 
						|
// CHECK14-NEXT:    br label [[OMP_BODY_CONTINUE74:%.*]]
 | 
						|
// CHECK14:       omp.body.continue74:
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_INC75:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.inc75:
 | 
						|
// CHECK14-NEXT:    [[TMP52:%.*]] = load i32, i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !9
 | 
						|
// CHECK14-NEXT:    [[ADD76:%.*]] = add nsw i32 [[TMP52]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD76]], i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !9
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND62]], !llvm.loop [[LOOP10:![0-9]+]]
 | 
						|
// CHECK14:       omp.inner.for.end77:
 | 
						|
// CHECK14-NEXT:    [[TMP53:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB78:%.*]] = sub nsw i32 [[TMP53]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV79:%.*]] = sdiv i32 [[SUB78]], 1
 | 
						|
// CHECK14-NEXT:    [[MUL80:%.*]] = mul nsw i32 [[DIV79]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD81:%.*]] = add nsw i32 0, [[MUL80]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD81]], i32* [[I61]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[SIMD_IF_END82]]
 | 
						|
// CHECK14:       simd.if.end82:
 | 
						|
// CHECK14-NEXT:    [[TMP54:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP54]], i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP55:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB86:%.*]] = sub nsw i32 [[TMP55]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV87:%.*]] = sdiv i32 [[SUB86]], 1
 | 
						|
// CHECK14-NEXT:    [[SUB88:%.*]] = sub nsw i32 [[DIV87]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[SUB88]], i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[DOTOMP_LB89]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP56:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP56]], i32* [[DOTOMP_UB90]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[I91]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP57:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK14-NEXT:    [[CMP92:%.*]] = icmp slt i32 0, [[TMP57]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP92]], label [[SIMD_IF_THEN93:%.*]], label [[SIMD_IF_END116:%.*]]
 | 
						|
// CHECK14:       simd.if.then93:
 | 
						|
// CHECK14-NEXT:    [[TMP58:%.*]] = load i32, i32* [[DOTOMP_LB89]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP58]], i32* [[DOTOMP_IV94]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND96:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.cond96:
 | 
						|
// CHECK14-NEXT:    [[TMP59:%.*]] = load i32, i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !12
 | 
						|
// CHECK14-NEXT:    [[TMP60:%.*]] = load i32, i32* [[DOTOMP_UB90]], align 4, !llvm.access.group !12
 | 
						|
// CHECK14-NEXT:    [[CMP97:%.*]] = icmp sle i32 [[TMP59]], [[TMP60]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP97]], label [[OMP_INNER_FOR_BODY98:%.*]], label [[OMP_INNER_FOR_END111:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.body98:
 | 
						|
// CHECK14-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !12
 | 
						|
// CHECK14-NEXT:    [[MUL99:%.*]] = mul nsw i32 [[TMP61]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD100:%.*]] = add nsw i32 0, [[MUL99]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD100]], i32* [[I95]], align 4, !llvm.access.group !12
 | 
						|
// CHECK14-NEXT:    [[TMP62:%.*]] = load double*, double** [[B]], align 8, !llvm.access.group !12
 | 
						|
// CHECK14-NEXT:    [[TMP63:%.*]] = load i32, i32* [[I95]], align 4, !llvm.access.group !12
 | 
						|
// CHECK14-NEXT:    [[IDXPROM101:%.*]] = sext i32 [[TMP63]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX102:%.*]] = getelementptr inbounds double, double* [[TMP62]], i64 [[IDXPROM101]]
 | 
						|
// CHECK14-NEXT:    [[TMP64:%.*]] = load double, double* [[ARRAYIDX102]], align 8, !llvm.access.group !12
 | 
						|
// CHECK14-NEXT:    [[TMP65:%.*]] = load double*, double** [[C]], align 8, !llvm.access.group !12
 | 
						|
// CHECK14-NEXT:    [[TMP66:%.*]] = load i32, i32* [[I95]], align 4, !llvm.access.group !12
 | 
						|
// CHECK14-NEXT:    [[IDXPROM103:%.*]] = sext i32 [[TMP66]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX104:%.*]] = getelementptr inbounds double, double* [[TMP65]], i64 [[IDXPROM103]]
 | 
						|
// CHECK14-NEXT:    [[TMP67:%.*]] = load double, double* [[ARRAYIDX104]], align 8, !llvm.access.group !12
 | 
						|
// CHECK14-NEXT:    [[ADD105:%.*]] = fadd double [[TMP64]], [[TMP67]]
 | 
						|
// CHECK14-NEXT:    [[TMP68:%.*]] = load double*, double** [[A]], align 8, !llvm.access.group !12
 | 
						|
// CHECK14-NEXT:    [[TMP69:%.*]] = load i32, i32* [[I95]], align 4, !llvm.access.group !12
 | 
						|
// CHECK14-NEXT:    [[IDXPROM106:%.*]] = sext i32 [[TMP69]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX107:%.*]] = getelementptr inbounds double, double* [[TMP68]], i64 [[IDXPROM106]]
 | 
						|
// CHECK14-NEXT:    store double [[ADD105]], double* [[ARRAYIDX107]], align 8, !llvm.access.group !12
 | 
						|
// CHECK14-NEXT:    br label [[OMP_BODY_CONTINUE108:%.*]]
 | 
						|
// CHECK14:       omp.body.continue108:
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_INC109:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.inc109:
 | 
						|
// CHECK14-NEXT:    [[TMP70:%.*]] = load i32, i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !12
 | 
						|
// CHECK14-NEXT:    [[ADD110:%.*]] = add nsw i32 [[TMP70]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD110]], i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !12
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND96]], !llvm.loop [[LOOP13:![0-9]+]]
 | 
						|
// CHECK14:       omp.inner.for.end111:
 | 
						|
// CHECK14-NEXT:    [[TMP71:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB112:%.*]] = sub nsw i32 [[TMP71]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV113:%.*]] = sdiv i32 [[SUB112]], 1
 | 
						|
// CHECK14-NEXT:    [[MUL114:%.*]] = mul nsw i32 [[DIV113]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD115:%.*]] = add nsw i32 0, [[MUL114]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD115]], i32* [[I95]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[SIMD_IF_END116]]
 | 
						|
// CHECK14:       simd.if.end116:
 | 
						|
// CHECK14-NEXT:    [[TMP72:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP72]], i32* [[DOTCAPTURE_EXPR_117]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP73:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP73]], i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP74:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB121:%.*]] = sub nsw i32 [[TMP74]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV122:%.*]] = sdiv i32 [[SUB121]], 1
 | 
						|
// CHECK14-NEXT:    [[SUB123:%.*]] = sub nsw i32 [[DIV122]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[SUB123]], i32* [[DOTCAPTURE_EXPR_120]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[DOTOMP_LB124]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP75:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_120]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP75]], i32* [[DOTOMP_UB125]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[I126]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP76:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK14-NEXT:    [[CMP127:%.*]] = icmp slt i32 0, [[TMP76]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP127]], label [[SIMD_IF_THEN128:%.*]], label [[SIMD_IF_END151:%.*]]
 | 
						|
// CHECK14:       simd.if.then128:
 | 
						|
// CHECK14-NEXT:    [[TMP77:%.*]] = load i32, i32* [[DOTOMP_LB124]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP77]], i32* [[DOTOMP_IV129]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND131:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.cond131:
 | 
						|
// CHECK14-NEXT:    [[TMP78:%.*]] = load i32, i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !15
 | 
						|
// CHECK14-NEXT:    [[TMP79:%.*]] = load i32, i32* [[DOTOMP_UB125]], align 4, !llvm.access.group !15
 | 
						|
// CHECK14-NEXT:    [[CMP132:%.*]] = icmp sle i32 [[TMP78]], [[TMP79]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP132]], label [[OMP_INNER_FOR_BODY133:%.*]], label [[OMP_INNER_FOR_END146:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.body133:
 | 
						|
// CHECK14-NEXT:    [[TMP80:%.*]] = load i32, i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !15
 | 
						|
// CHECK14-NEXT:    [[MUL134:%.*]] = mul nsw i32 [[TMP80]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD135:%.*]] = add nsw i32 0, [[MUL134]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD135]], i32* [[I130]], align 4, !llvm.access.group !15
 | 
						|
// CHECK14-NEXT:    [[TMP81:%.*]] = load double*, double** [[B]], align 8, !llvm.access.group !15
 | 
						|
// CHECK14-NEXT:    [[TMP82:%.*]] = load i32, i32* [[I130]], align 4, !llvm.access.group !15
 | 
						|
// CHECK14-NEXT:    [[IDXPROM136:%.*]] = sext i32 [[TMP82]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX137:%.*]] = getelementptr inbounds double, double* [[TMP81]], i64 [[IDXPROM136]]
 | 
						|
// CHECK14-NEXT:    [[TMP83:%.*]] = load double, double* [[ARRAYIDX137]], align 8, !llvm.access.group !15
 | 
						|
// CHECK14-NEXT:    [[TMP84:%.*]] = load double*, double** [[C]], align 8, !llvm.access.group !15
 | 
						|
// CHECK14-NEXT:    [[TMP85:%.*]] = load i32, i32* [[I130]], align 4, !llvm.access.group !15
 | 
						|
// CHECK14-NEXT:    [[IDXPROM138:%.*]] = sext i32 [[TMP85]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX139:%.*]] = getelementptr inbounds double, double* [[TMP84]], i64 [[IDXPROM138]]
 | 
						|
// CHECK14-NEXT:    [[TMP86:%.*]] = load double, double* [[ARRAYIDX139]], align 8, !llvm.access.group !15
 | 
						|
// CHECK14-NEXT:    [[ADD140:%.*]] = fadd double [[TMP83]], [[TMP86]]
 | 
						|
// CHECK14-NEXT:    [[TMP87:%.*]] = load double*, double** [[A]], align 8, !llvm.access.group !15
 | 
						|
// CHECK14-NEXT:    [[TMP88:%.*]] = load i32, i32* [[I130]], align 4, !llvm.access.group !15
 | 
						|
// CHECK14-NEXT:    [[IDXPROM141:%.*]] = sext i32 [[TMP88]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX142:%.*]] = getelementptr inbounds double, double* [[TMP87]], i64 [[IDXPROM141]]
 | 
						|
// CHECK14-NEXT:    store double [[ADD140]], double* [[ARRAYIDX142]], align 8, !llvm.access.group !15
 | 
						|
// CHECK14-NEXT:    br label [[OMP_BODY_CONTINUE143:%.*]]
 | 
						|
// CHECK14:       omp.body.continue143:
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_INC144:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.inc144:
 | 
						|
// CHECK14-NEXT:    [[TMP89:%.*]] = load i32, i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !15
 | 
						|
// CHECK14-NEXT:    [[ADD145:%.*]] = add nsw i32 [[TMP89]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD145]], i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !15
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND131]], !llvm.loop [[LOOP16:![0-9]+]]
 | 
						|
// CHECK14:       omp.inner.for.end146:
 | 
						|
// CHECK14-NEXT:    [[TMP90:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB147:%.*]] = sub nsw i32 [[TMP90]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV148:%.*]] = sdiv i32 [[SUB147]], 1
 | 
						|
// CHECK14-NEXT:    [[MUL149:%.*]] = mul nsw i32 [[DIV148]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD150:%.*]] = add nsw i32 0, [[MUL149]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD150]], i32* [[I130]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[SIMD_IF_END151]]
 | 
						|
// CHECK14:       simd.if.end151:
 | 
						|
// CHECK14-NEXT:    [[TMP91:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP91]], i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP92:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB155:%.*]] = sub nsw i32 [[TMP92]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV156:%.*]] = sdiv i32 [[SUB155]], 1
 | 
						|
// CHECK14-NEXT:    [[SUB157:%.*]] = sub nsw i32 [[DIV156]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[SUB157]], i32* [[DOTCAPTURE_EXPR_154]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[DOTOMP_LB158]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP93:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_154]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP93]], i32* [[DOTOMP_UB159]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[I160]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP94:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK14-NEXT:    [[CMP161:%.*]] = icmp slt i32 0, [[TMP94]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP161]], label [[SIMD_IF_THEN162:%.*]], label [[SIMD_IF_END185:%.*]]
 | 
						|
// CHECK14:       simd.if.then162:
 | 
						|
// CHECK14-NEXT:    [[TMP95:%.*]] = load i32, i32* [[DOTOMP_LB158]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP95]], i32* [[DOTOMP_IV163]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND165:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.cond165:
 | 
						|
// CHECK14-NEXT:    [[TMP96:%.*]] = load i32, i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !18
 | 
						|
// CHECK14-NEXT:    [[TMP97:%.*]] = load i32, i32* [[DOTOMP_UB159]], align 4, !llvm.access.group !18
 | 
						|
// CHECK14-NEXT:    [[CMP166:%.*]] = icmp sle i32 [[TMP96]], [[TMP97]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP166]], label [[OMP_INNER_FOR_BODY167:%.*]], label [[OMP_INNER_FOR_END180:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.body167:
 | 
						|
// CHECK14-NEXT:    [[TMP98:%.*]] = load i32, i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !18
 | 
						|
// CHECK14-NEXT:    [[MUL168:%.*]] = mul nsw i32 [[TMP98]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD169:%.*]] = add nsw i32 0, [[MUL168]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD169]], i32* [[I164]], align 4, !llvm.access.group !18
 | 
						|
// CHECK14-NEXT:    [[TMP99:%.*]] = load double*, double** [[B]], align 8, !llvm.access.group !18
 | 
						|
// CHECK14-NEXT:    [[TMP100:%.*]] = load i32, i32* [[I164]], align 4, !llvm.access.group !18
 | 
						|
// CHECK14-NEXT:    [[IDXPROM170:%.*]] = sext i32 [[TMP100]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX171:%.*]] = getelementptr inbounds double, double* [[TMP99]], i64 [[IDXPROM170]]
 | 
						|
// CHECK14-NEXT:    [[TMP101:%.*]] = load double, double* [[ARRAYIDX171]], align 8, !llvm.access.group !18
 | 
						|
// CHECK14-NEXT:    [[TMP102:%.*]] = load double*, double** [[C]], align 8, !llvm.access.group !18
 | 
						|
// CHECK14-NEXT:    [[TMP103:%.*]] = load i32, i32* [[I164]], align 4, !llvm.access.group !18
 | 
						|
// CHECK14-NEXT:    [[IDXPROM172:%.*]] = sext i32 [[TMP103]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX173:%.*]] = getelementptr inbounds double, double* [[TMP102]], i64 [[IDXPROM172]]
 | 
						|
// CHECK14-NEXT:    [[TMP104:%.*]] = load double, double* [[ARRAYIDX173]], align 8, !llvm.access.group !18
 | 
						|
// CHECK14-NEXT:    [[ADD174:%.*]] = fadd double [[TMP101]], [[TMP104]]
 | 
						|
// CHECK14-NEXT:    [[TMP105:%.*]] = load double*, double** [[A]], align 8, !llvm.access.group !18
 | 
						|
// CHECK14-NEXT:    [[TMP106:%.*]] = load i32, i32* [[I164]], align 4, !llvm.access.group !18
 | 
						|
// CHECK14-NEXT:    [[IDXPROM175:%.*]] = sext i32 [[TMP106]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX176:%.*]] = getelementptr inbounds double, double* [[TMP105]], i64 [[IDXPROM175]]
 | 
						|
// CHECK14-NEXT:    store double [[ADD174]], double* [[ARRAYIDX176]], align 8, !llvm.access.group !18
 | 
						|
// CHECK14-NEXT:    br label [[OMP_BODY_CONTINUE177:%.*]]
 | 
						|
// CHECK14:       omp.body.continue177:
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_INC178:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.inc178:
 | 
						|
// CHECK14-NEXT:    [[TMP107:%.*]] = load i32, i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !18
 | 
						|
// CHECK14-NEXT:    [[ADD179:%.*]] = add nsw i32 [[TMP107]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD179]], i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !18
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND165]], !llvm.loop [[LOOP19:![0-9]+]]
 | 
						|
// CHECK14:       omp.inner.for.end180:
 | 
						|
// CHECK14-NEXT:    [[TMP108:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB181:%.*]] = sub nsw i32 [[TMP108]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV182:%.*]] = sdiv i32 [[SUB181]], 1
 | 
						|
// CHECK14-NEXT:    [[MUL183:%.*]] = mul nsw i32 [[DIV182]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD184:%.*]] = add nsw i32 0, [[MUL183]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD184]], i32* [[I164]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[SIMD_IF_END185]]
 | 
						|
// CHECK14:       simd.if.end185:
 | 
						|
// CHECK14-NEXT:    [[TMP109:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP109]], i32* [[DOTCAPTURE_EXPR_186]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP110:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP110]], i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP111:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB190:%.*]] = sub nsw i32 [[TMP111]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV191:%.*]] = sdiv i32 [[SUB190]], 1
 | 
						|
// CHECK14-NEXT:    [[SUB192:%.*]] = sub nsw i32 [[DIV191]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[SUB192]], i32* [[DOTCAPTURE_EXPR_189]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[DOTOMP_LB193]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP112:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_189]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP112]], i32* [[DOTOMP_UB194]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[I195]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP113:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK14-NEXT:    [[CMP196:%.*]] = icmp slt i32 0, [[TMP113]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP196]], label [[SIMD_IF_THEN197:%.*]], label [[SIMD_IF_END220:%.*]]
 | 
						|
// CHECK14:       simd.if.then197:
 | 
						|
// CHECK14-NEXT:    [[TMP114:%.*]] = load i32, i32* [[DOTOMP_LB193]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP114]], i32* [[DOTOMP_IV198]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND200:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.cond200:
 | 
						|
// CHECK14-NEXT:    [[TMP115:%.*]] = load i32, i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !21
 | 
						|
// CHECK14-NEXT:    [[TMP116:%.*]] = load i32, i32* [[DOTOMP_UB194]], align 4, !llvm.access.group !21
 | 
						|
// CHECK14-NEXT:    [[CMP201:%.*]] = icmp sle i32 [[TMP115]], [[TMP116]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP201]], label [[OMP_INNER_FOR_BODY202:%.*]], label [[OMP_INNER_FOR_END215:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.body202:
 | 
						|
// CHECK14-NEXT:    [[TMP117:%.*]] = load i32, i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !21
 | 
						|
// CHECK14-NEXT:    [[MUL203:%.*]] = mul nsw i32 [[TMP117]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD204:%.*]] = add nsw i32 0, [[MUL203]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD204]], i32* [[I199]], align 4, !llvm.access.group !21
 | 
						|
// CHECK14-NEXT:    [[TMP118:%.*]] = load double*, double** [[B]], align 8, !llvm.access.group !21
 | 
						|
// CHECK14-NEXT:    [[TMP119:%.*]] = load i32, i32* [[I199]], align 4, !llvm.access.group !21
 | 
						|
// CHECK14-NEXT:    [[IDXPROM205:%.*]] = sext i32 [[TMP119]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX206:%.*]] = getelementptr inbounds double, double* [[TMP118]], i64 [[IDXPROM205]]
 | 
						|
// CHECK14-NEXT:    [[TMP120:%.*]] = load double, double* [[ARRAYIDX206]], align 8, !llvm.access.group !21
 | 
						|
// CHECK14-NEXT:    [[TMP121:%.*]] = load double*, double** [[C]], align 8, !llvm.access.group !21
 | 
						|
// CHECK14-NEXT:    [[TMP122:%.*]] = load i32, i32* [[I199]], align 4, !llvm.access.group !21
 | 
						|
// CHECK14-NEXT:    [[IDXPROM207:%.*]] = sext i32 [[TMP122]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX208:%.*]] = getelementptr inbounds double, double* [[TMP121]], i64 [[IDXPROM207]]
 | 
						|
// CHECK14-NEXT:    [[TMP123:%.*]] = load double, double* [[ARRAYIDX208]], align 8, !llvm.access.group !21
 | 
						|
// CHECK14-NEXT:    [[ADD209:%.*]] = fadd double [[TMP120]], [[TMP123]]
 | 
						|
// CHECK14-NEXT:    [[TMP124:%.*]] = load double*, double** [[A]], align 8, !llvm.access.group !21
 | 
						|
// CHECK14-NEXT:    [[TMP125:%.*]] = load i32, i32* [[I199]], align 4, !llvm.access.group !21
 | 
						|
// CHECK14-NEXT:    [[IDXPROM210:%.*]] = sext i32 [[TMP125]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX211:%.*]] = getelementptr inbounds double, double* [[TMP124]], i64 [[IDXPROM210]]
 | 
						|
// CHECK14-NEXT:    store double [[ADD209]], double* [[ARRAYIDX211]], align 8, !llvm.access.group !21
 | 
						|
// CHECK14-NEXT:    br label [[OMP_BODY_CONTINUE212:%.*]]
 | 
						|
// CHECK14:       omp.body.continue212:
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_INC213:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.inc213:
 | 
						|
// CHECK14-NEXT:    [[TMP126:%.*]] = load i32, i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !21
 | 
						|
// CHECK14-NEXT:    [[ADD214:%.*]] = add nsw i32 [[TMP126]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD214]], i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !21
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND200]], !llvm.loop [[LOOP22:![0-9]+]]
 | 
						|
// CHECK14:       omp.inner.for.end215:
 | 
						|
// CHECK14-NEXT:    [[TMP127:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB216:%.*]] = sub nsw i32 [[TMP127]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV217:%.*]] = sdiv i32 [[SUB216]], 1
 | 
						|
// CHECK14-NEXT:    [[MUL218:%.*]] = mul nsw i32 [[DIV217]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD219:%.*]] = add nsw i32 0, [[MUL218]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD219]], i32* [[I199]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[SIMD_IF_END220]]
 | 
						|
// CHECK14:       simd.if.end220:
 | 
						|
// CHECK14-NEXT:    [[CALL:%.*]] = call noundef signext i32 @_Z5tmainIiET_v()
 | 
						|
// CHECK14-NEXT:    ret i32 [[CALL]]
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK14-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
 | 
						|
// CHECK14-SAME: () #[[ATTR1:[0-9]+]] comdat {
 | 
						|
// CHECK14-NEXT:  entry:
 | 
						|
// CHECK14-NEXT:    [[A:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK14-NEXT:    [[B:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK14-NEXT:    [[C:%.*]] = alloca i32*, align 8
 | 
						|
// CHECK14-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[_TMP15:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_16:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_17:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_LB21:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_UB22:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I23:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_IV26:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I27:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[_TMP49:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_50:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_51:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_LB55:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_UB56:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I57:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_IV60:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I61:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[_TMP83:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_84:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_85:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_LB89:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_UB90:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I91:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_IV94:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I95:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_117:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[_TMP118:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_119:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_120:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_LB124:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_UB125:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I126:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_IV129:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I130:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[_TMP152:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_153:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_154:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_LB158:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_UB159:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I160:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_IV163:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I164:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_186:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[_TMP187:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_188:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTCAPTURE_EXPR_189:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_LB193:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_UB194:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I195:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[DOTOMP_IV198:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    [[I199:%.*]] = alloca i32, align 4
 | 
						|
// CHECK14-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP0]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP1:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP1]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK14-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP2]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK14-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP3]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP]], label [[SIMD_IF_THEN:%.*]], label [[SIMD_IF_END:%.*]]
 | 
						|
// CHECK14:       simd.if.then:
 | 
						|
// CHECK14-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.cond:
 | 
						|
// CHECK14-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !24
 | 
						|
// CHECK14-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !24
 | 
						|
// CHECK14-NEXT:    [[CMP4:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.body:
 | 
						|
// CHECK14-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !24
 | 
						|
// CHECK14-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !24
 | 
						|
// CHECK14-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[B]], align 8, !llvm.access.group !24
 | 
						|
// CHECK14-NEXT:    [[TMP9:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !24
 | 
						|
// CHECK14-NEXT:    [[IDXPROM:%.*]] = sext i32 [[TMP9]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP8]], i64 [[IDXPROM]]
 | 
						|
// CHECK14-NEXT:    [[TMP10:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !24
 | 
						|
// CHECK14-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[C]], align 8, !llvm.access.group !24
 | 
						|
// CHECK14-NEXT:    [[TMP12:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !24
 | 
						|
// CHECK14-NEXT:    [[IDXPROM5:%.*]] = sext i32 [[TMP12]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, i32* [[TMP11]], i64 [[IDXPROM5]]
 | 
						|
// CHECK14-NEXT:    [[TMP13:%.*]] = load i32, i32* [[ARRAYIDX6]], align 4, !llvm.access.group !24
 | 
						|
// CHECK14-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP10]], [[TMP13]]
 | 
						|
// CHECK14-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[A]], align 8, !llvm.access.group !24
 | 
						|
// CHECK14-NEXT:    [[TMP15:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !24
 | 
						|
// CHECK14-NEXT:    [[IDXPROM8:%.*]] = sext i32 [[TMP15]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX9:%.*]] = getelementptr inbounds i32, i32* [[TMP14]], i64 [[IDXPROM8]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD7]], i32* [[ARRAYIDX9]], align 4, !llvm.access.group !24
 | 
						|
// CHECK14-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK14:       omp.body.continue:
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.inc:
 | 
						|
// CHECK14-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !24
 | 
						|
// CHECK14-NEXT:    [[ADD10:%.*]] = add nsw i32 [[TMP16]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD10]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !24
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP25:![0-9]+]]
 | 
						|
// CHECK14:       omp.inner.for.end:
 | 
						|
// CHECK14-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB11:%.*]] = sub nsw i32 [[TMP17]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV12:%.*]] = sdiv i32 [[SUB11]], 1
 | 
						|
// CHECK14-NEXT:    [[MUL13:%.*]] = mul nsw i32 [[DIV12]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD14:%.*]] = add nsw i32 0, [[MUL13]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD14]], i32* [[I3]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[SIMD_IF_END]]
 | 
						|
// CHECK14:       simd.if.end:
 | 
						|
// CHECK14-NEXT:    [[TMP18:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP18]], i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB18:%.*]] = sub nsw i32 [[TMP19]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV19:%.*]] = sdiv i32 [[SUB18]], 1
 | 
						|
// CHECK14-NEXT:    [[SUB20:%.*]] = sub nsw i32 [[DIV19]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[SUB20]], i32* [[DOTCAPTURE_EXPR_17]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[DOTOMP_LB21]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_17]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP20]], i32* [[DOTOMP_UB22]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[I23]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK14-NEXT:    [[CMP24:%.*]] = icmp slt i32 0, [[TMP21]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP24]], label [[SIMD_IF_THEN25:%.*]], label [[SIMD_IF_END48:%.*]]
 | 
						|
// CHECK14:       simd.if.then25:
 | 
						|
// CHECK14-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_LB21]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP22]], i32* [[DOTOMP_IV26]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND28:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.cond28:
 | 
						|
// CHECK14-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !27
 | 
						|
// CHECK14-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_UB22]], align 4, !llvm.access.group !27
 | 
						|
// CHECK14-NEXT:    [[CMP29:%.*]] = icmp sle i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP29]], label [[OMP_INNER_FOR_BODY30:%.*]], label [[OMP_INNER_FOR_END43:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.body30:
 | 
						|
// CHECK14-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !27
 | 
						|
// CHECK14-NEXT:    [[MUL31:%.*]] = mul nsw i32 [[TMP25]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD32:%.*]] = add nsw i32 0, [[MUL31]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD32]], i32* [[I27]], align 4, !llvm.access.group !27
 | 
						|
// CHECK14-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[B]], align 8, !llvm.access.group !27
 | 
						|
// CHECK14-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I27]], align 4, !llvm.access.group !27
 | 
						|
// CHECK14-NEXT:    [[IDXPROM33:%.*]] = sext i32 [[TMP27]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX34:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i64 [[IDXPROM33]]
 | 
						|
// CHECK14-NEXT:    [[TMP28:%.*]] = load i32, i32* [[ARRAYIDX34]], align 4, !llvm.access.group !27
 | 
						|
// CHECK14-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[C]], align 8, !llvm.access.group !27
 | 
						|
// CHECK14-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I27]], align 4, !llvm.access.group !27
 | 
						|
// CHECK14-NEXT:    [[IDXPROM35:%.*]] = sext i32 [[TMP30]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX36:%.*]] = getelementptr inbounds i32, i32* [[TMP29]], i64 [[IDXPROM35]]
 | 
						|
// CHECK14-NEXT:    [[TMP31:%.*]] = load i32, i32* [[ARRAYIDX36]], align 4, !llvm.access.group !27
 | 
						|
// CHECK14-NEXT:    [[ADD37:%.*]] = add nsw i32 [[TMP28]], [[TMP31]]
 | 
						|
// CHECK14-NEXT:    [[TMP32:%.*]] = load i32*, i32** [[A]], align 8, !llvm.access.group !27
 | 
						|
// CHECK14-NEXT:    [[TMP33:%.*]] = load i32, i32* [[I27]], align 4, !llvm.access.group !27
 | 
						|
// CHECK14-NEXT:    [[IDXPROM38:%.*]] = sext i32 [[TMP33]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX39:%.*]] = getelementptr inbounds i32, i32* [[TMP32]], i64 [[IDXPROM38]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD37]], i32* [[ARRAYIDX39]], align 4, !llvm.access.group !27
 | 
						|
// CHECK14-NEXT:    br label [[OMP_BODY_CONTINUE40:%.*]]
 | 
						|
// CHECK14:       omp.body.continue40:
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_INC41:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.inc41:
 | 
						|
// CHECK14-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !27
 | 
						|
// CHECK14-NEXT:    [[ADD42:%.*]] = add nsw i32 [[TMP34]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD42]], i32* [[DOTOMP_IV26]], align 4, !llvm.access.group !27
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND28]], !llvm.loop [[LOOP28:![0-9]+]]
 | 
						|
// CHECK14:       omp.inner.for.end43:
 | 
						|
// CHECK14-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_16]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB44:%.*]] = sub nsw i32 [[TMP35]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV45:%.*]] = sdiv i32 [[SUB44]], 1
 | 
						|
// CHECK14-NEXT:    [[MUL46:%.*]] = mul nsw i32 [[DIV45]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD47:%.*]] = add nsw i32 0, [[MUL46]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD47]], i32* [[I27]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[SIMD_IF_END48]]
 | 
						|
// CHECK14:       simd.if.end48:
 | 
						|
// CHECK14-NEXT:    [[TMP36:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP36]], i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB52:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV53:%.*]] = sdiv i32 [[SUB52]], 1
 | 
						|
// CHECK14-NEXT:    [[SUB54:%.*]] = sub nsw i32 [[DIV53]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[SUB54]], i32* [[DOTCAPTURE_EXPR_51]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[DOTOMP_LB55]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_51]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP38]], i32* [[DOTOMP_UB56]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[I57]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP39:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK14-NEXT:    [[CMP58:%.*]] = icmp slt i32 0, [[TMP39]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP58]], label [[SIMD_IF_THEN59:%.*]], label [[SIMD_IF_END82:%.*]]
 | 
						|
// CHECK14:       simd.if.then59:
 | 
						|
// CHECK14-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTOMP_LB55]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP40]], i32* [[DOTOMP_IV60]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND62:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.cond62:
 | 
						|
// CHECK14-NEXT:    [[TMP41:%.*]] = load i32, i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !30
 | 
						|
// CHECK14-NEXT:    [[TMP42:%.*]] = load i32, i32* [[DOTOMP_UB56]], align 4, !llvm.access.group !30
 | 
						|
// CHECK14-NEXT:    [[CMP63:%.*]] = icmp sle i32 [[TMP41]], [[TMP42]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP63]], label [[OMP_INNER_FOR_BODY64:%.*]], label [[OMP_INNER_FOR_END77:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.body64:
 | 
						|
// CHECK14-NEXT:    [[TMP43:%.*]] = load i32, i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !30
 | 
						|
// CHECK14-NEXT:    [[MUL65:%.*]] = mul nsw i32 [[TMP43]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD66:%.*]] = add nsw i32 0, [[MUL65]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD66]], i32* [[I61]], align 4, !llvm.access.group !30
 | 
						|
// CHECK14-NEXT:    [[TMP44:%.*]] = load i32*, i32** [[B]], align 8, !llvm.access.group !30
 | 
						|
// CHECK14-NEXT:    [[TMP45:%.*]] = load i32, i32* [[I61]], align 4, !llvm.access.group !30
 | 
						|
// CHECK14-NEXT:    [[IDXPROM67:%.*]] = sext i32 [[TMP45]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX68:%.*]] = getelementptr inbounds i32, i32* [[TMP44]], i64 [[IDXPROM67]]
 | 
						|
// CHECK14-NEXT:    [[TMP46:%.*]] = load i32, i32* [[ARRAYIDX68]], align 4, !llvm.access.group !30
 | 
						|
// CHECK14-NEXT:    [[TMP47:%.*]] = load i32*, i32** [[C]], align 8, !llvm.access.group !30
 | 
						|
// CHECK14-NEXT:    [[TMP48:%.*]] = load i32, i32* [[I61]], align 4, !llvm.access.group !30
 | 
						|
// CHECK14-NEXT:    [[IDXPROM69:%.*]] = sext i32 [[TMP48]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX70:%.*]] = getelementptr inbounds i32, i32* [[TMP47]], i64 [[IDXPROM69]]
 | 
						|
// CHECK14-NEXT:    [[TMP49:%.*]] = load i32, i32* [[ARRAYIDX70]], align 4, !llvm.access.group !30
 | 
						|
// CHECK14-NEXT:    [[ADD71:%.*]] = add nsw i32 [[TMP46]], [[TMP49]]
 | 
						|
// CHECK14-NEXT:    [[TMP50:%.*]] = load i32*, i32** [[A]], align 8, !llvm.access.group !30
 | 
						|
// CHECK14-NEXT:    [[TMP51:%.*]] = load i32, i32* [[I61]], align 4, !llvm.access.group !30
 | 
						|
// CHECK14-NEXT:    [[IDXPROM72:%.*]] = sext i32 [[TMP51]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX73:%.*]] = getelementptr inbounds i32, i32* [[TMP50]], i64 [[IDXPROM72]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD71]], i32* [[ARRAYIDX73]], align 4, !llvm.access.group !30
 | 
						|
// CHECK14-NEXT:    br label [[OMP_BODY_CONTINUE74:%.*]]
 | 
						|
// CHECK14:       omp.body.continue74:
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_INC75:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.inc75:
 | 
						|
// CHECK14-NEXT:    [[TMP52:%.*]] = load i32, i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !30
 | 
						|
// CHECK14-NEXT:    [[ADD76:%.*]] = add nsw i32 [[TMP52]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD76]], i32* [[DOTOMP_IV60]], align 4, !llvm.access.group !30
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND62]], !llvm.loop [[LOOP31:![0-9]+]]
 | 
						|
// CHECK14:       omp.inner.for.end77:
 | 
						|
// CHECK14-NEXT:    [[TMP53:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_50]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB78:%.*]] = sub nsw i32 [[TMP53]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV79:%.*]] = sdiv i32 [[SUB78]], 1
 | 
						|
// CHECK14-NEXT:    [[MUL80:%.*]] = mul nsw i32 [[DIV79]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD81:%.*]] = add nsw i32 0, [[MUL80]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD81]], i32* [[I61]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[SIMD_IF_END82]]
 | 
						|
// CHECK14:       simd.if.end82:
 | 
						|
// CHECK14-NEXT:    [[TMP54:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP54]], i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP55:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB86:%.*]] = sub nsw i32 [[TMP55]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV87:%.*]] = sdiv i32 [[SUB86]], 1
 | 
						|
// CHECK14-NEXT:    [[SUB88:%.*]] = sub nsw i32 [[DIV87]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[SUB88]], i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[DOTOMP_LB89]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP56:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_85]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP56]], i32* [[DOTOMP_UB90]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[I91]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP57:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK14-NEXT:    [[CMP92:%.*]] = icmp slt i32 0, [[TMP57]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP92]], label [[SIMD_IF_THEN93:%.*]], label [[SIMD_IF_END116:%.*]]
 | 
						|
// CHECK14:       simd.if.then93:
 | 
						|
// CHECK14-NEXT:    [[TMP58:%.*]] = load i32, i32* [[DOTOMP_LB89]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP58]], i32* [[DOTOMP_IV94]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND96:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.cond96:
 | 
						|
// CHECK14-NEXT:    [[TMP59:%.*]] = load i32, i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !33
 | 
						|
// CHECK14-NEXT:    [[TMP60:%.*]] = load i32, i32* [[DOTOMP_UB90]], align 4, !llvm.access.group !33
 | 
						|
// CHECK14-NEXT:    [[CMP97:%.*]] = icmp sle i32 [[TMP59]], [[TMP60]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP97]], label [[OMP_INNER_FOR_BODY98:%.*]], label [[OMP_INNER_FOR_END111:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.body98:
 | 
						|
// CHECK14-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !33
 | 
						|
// CHECK14-NEXT:    [[MUL99:%.*]] = mul nsw i32 [[TMP61]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD100:%.*]] = add nsw i32 0, [[MUL99]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD100]], i32* [[I95]], align 4, !llvm.access.group !33
 | 
						|
// CHECK14-NEXT:    [[TMP62:%.*]] = load i32*, i32** [[B]], align 8, !llvm.access.group !33
 | 
						|
// CHECK14-NEXT:    [[TMP63:%.*]] = load i32, i32* [[I95]], align 4, !llvm.access.group !33
 | 
						|
// CHECK14-NEXT:    [[IDXPROM101:%.*]] = sext i32 [[TMP63]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX102:%.*]] = getelementptr inbounds i32, i32* [[TMP62]], i64 [[IDXPROM101]]
 | 
						|
// CHECK14-NEXT:    [[TMP64:%.*]] = load i32, i32* [[ARRAYIDX102]], align 4, !llvm.access.group !33
 | 
						|
// CHECK14-NEXT:    [[TMP65:%.*]] = load i32*, i32** [[C]], align 8, !llvm.access.group !33
 | 
						|
// CHECK14-NEXT:    [[TMP66:%.*]] = load i32, i32* [[I95]], align 4, !llvm.access.group !33
 | 
						|
// CHECK14-NEXT:    [[IDXPROM103:%.*]] = sext i32 [[TMP66]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX104:%.*]] = getelementptr inbounds i32, i32* [[TMP65]], i64 [[IDXPROM103]]
 | 
						|
// CHECK14-NEXT:    [[TMP67:%.*]] = load i32, i32* [[ARRAYIDX104]], align 4, !llvm.access.group !33
 | 
						|
// CHECK14-NEXT:    [[ADD105:%.*]] = add nsw i32 [[TMP64]], [[TMP67]]
 | 
						|
// CHECK14-NEXT:    [[TMP68:%.*]] = load i32*, i32** [[A]], align 8, !llvm.access.group !33
 | 
						|
// CHECK14-NEXT:    [[TMP69:%.*]] = load i32, i32* [[I95]], align 4, !llvm.access.group !33
 | 
						|
// CHECK14-NEXT:    [[IDXPROM106:%.*]] = sext i32 [[TMP69]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX107:%.*]] = getelementptr inbounds i32, i32* [[TMP68]], i64 [[IDXPROM106]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD105]], i32* [[ARRAYIDX107]], align 4, !llvm.access.group !33
 | 
						|
// CHECK14-NEXT:    br label [[OMP_BODY_CONTINUE108:%.*]]
 | 
						|
// CHECK14:       omp.body.continue108:
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_INC109:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.inc109:
 | 
						|
// CHECK14-NEXT:    [[TMP70:%.*]] = load i32, i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !33
 | 
						|
// CHECK14-NEXT:    [[ADD110:%.*]] = add nsw i32 [[TMP70]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD110]], i32* [[DOTOMP_IV94]], align 4, !llvm.access.group !33
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND96]], !llvm.loop [[LOOP34:![0-9]+]]
 | 
						|
// CHECK14:       omp.inner.for.end111:
 | 
						|
// CHECK14-NEXT:    [[TMP71:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_84]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB112:%.*]] = sub nsw i32 [[TMP71]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV113:%.*]] = sdiv i32 [[SUB112]], 1
 | 
						|
// CHECK14-NEXT:    [[MUL114:%.*]] = mul nsw i32 [[DIV113]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD115:%.*]] = add nsw i32 0, [[MUL114]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD115]], i32* [[I95]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[SIMD_IF_END116]]
 | 
						|
// CHECK14:       simd.if.end116:
 | 
						|
// CHECK14-NEXT:    [[TMP72:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP72]], i32* [[DOTCAPTURE_EXPR_117]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP73:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP73]], i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP74:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB121:%.*]] = sub nsw i32 [[TMP74]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV122:%.*]] = sdiv i32 [[SUB121]], 1
 | 
						|
// CHECK14-NEXT:    [[SUB123:%.*]] = sub nsw i32 [[DIV122]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[SUB123]], i32* [[DOTCAPTURE_EXPR_120]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[DOTOMP_LB124]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP75:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_120]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP75]], i32* [[DOTOMP_UB125]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[I126]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP76:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK14-NEXT:    [[CMP127:%.*]] = icmp slt i32 0, [[TMP76]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP127]], label [[SIMD_IF_THEN128:%.*]], label [[SIMD_IF_END151:%.*]]
 | 
						|
// CHECK14:       simd.if.then128:
 | 
						|
// CHECK14-NEXT:    [[TMP77:%.*]] = load i32, i32* [[DOTOMP_LB124]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP77]], i32* [[DOTOMP_IV129]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND131:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.cond131:
 | 
						|
// CHECK14-NEXT:    [[TMP78:%.*]] = load i32, i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !36
 | 
						|
// CHECK14-NEXT:    [[TMP79:%.*]] = load i32, i32* [[DOTOMP_UB125]], align 4, !llvm.access.group !36
 | 
						|
// CHECK14-NEXT:    [[CMP132:%.*]] = icmp sle i32 [[TMP78]], [[TMP79]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP132]], label [[OMP_INNER_FOR_BODY133:%.*]], label [[OMP_INNER_FOR_END146:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.body133:
 | 
						|
// CHECK14-NEXT:    [[TMP80:%.*]] = load i32, i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !36
 | 
						|
// CHECK14-NEXT:    [[MUL134:%.*]] = mul nsw i32 [[TMP80]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD135:%.*]] = add nsw i32 0, [[MUL134]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD135]], i32* [[I130]], align 4, !llvm.access.group !36
 | 
						|
// CHECK14-NEXT:    [[TMP81:%.*]] = load i32*, i32** [[B]], align 8, !llvm.access.group !36
 | 
						|
// CHECK14-NEXT:    [[TMP82:%.*]] = load i32, i32* [[I130]], align 4, !llvm.access.group !36
 | 
						|
// CHECK14-NEXT:    [[IDXPROM136:%.*]] = sext i32 [[TMP82]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX137:%.*]] = getelementptr inbounds i32, i32* [[TMP81]], i64 [[IDXPROM136]]
 | 
						|
// CHECK14-NEXT:    [[TMP83:%.*]] = load i32, i32* [[ARRAYIDX137]], align 4, !llvm.access.group !36
 | 
						|
// CHECK14-NEXT:    [[TMP84:%.*]] = load i32*, i32** [[C]], align 8, !llvm.access.group !36
 | 
						|
// CHECK14-NEXT:    [[TMP85:%.*]] = load i32, i32* [[I130]], align 4, !llvm.access.group !36
 | 
						|
// CHECK14-NEXT:    [[IDXPROM138:%.*]] = sext i32 [[TMP85]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX139:%.*]] = getelementptr inbounds i32, i32* [[TMP84]], i64 [[IDXPROM138]]
 | 
						|
// CHECK14-NEXT:    [[TMP86:%.*]] = load i32, i32* [[ARRAYIDX139]], align 4, !llvm.access.group !36
 | 
						|
// CHECK14-NEXT:    [[ADD140:%.*]] = add nsw i32 [[TMP83]], [[TMP86]]
 | 
						|
// CHECK14-NEXT:    [[TMP87:%.*]] = load i32*, i32** [[A]], align 8, !llvm.access.group !36
 | 
						|
// CHECK14-NEXT:    [[TMP88:%.*]] = load i32, i32* [[I130]], align 4, !llvm.access.group !36
 | 
						|
// CHECK14-NEXT:    [[IDXPROM141:%.*]] = sext i32 [[TMP88]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX142:%.*]] = getelementptr inbounds i32, i32* [[TMP87]], i64 [[IDXPROM141]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD140]], i32* [[ARRAYIDX142]], align 4, !llvm.access.group !36
 | 
						|
// CHECK14-NEXT:    br label [[OMP_BODY_CONTINUE143:%.*]]
 | 
						|
// CHECK14:       omp.body.continue143:
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_INC144:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.inc144:
 | 
						|
// CHECK14-NEXT:    [[TMP89:%.*]] = load i32, i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !36
 | 
						|
// CHECK14-NEXT:    [[ADD145:%.*]] = add nsw i32 [[TMP89]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD145]], i32* [[DOTOMP_IV129]], align 4, !llvm.access.group !36
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND131]], !llvm.loop [[LOOP37:![0-9]+]]
 | 
						|
// CHECK14:       omp.inner.for.end146:
 | 
						|
// CHECK14-NEXT:    [[TMP90:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_119]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB147:%.*]] = sub nsw i32 [[TMP90]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV148:%.*]] = sdiv i32 [[SUB147]], 1
 | 
						|
// CHECK14-NEXT:    [[MUL149:%.*]] = mul nsw i32 [[DIV148]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD150:%.*]] = add nsw i32 0, [[MUL149]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD150]], i32* [[I130]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[SIMD_IF_END151]]
 | 
						|
// CHECK14:       simd.if.end151:
 | 
						|
// CHECK14-NEXT:    [[TMP91:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP91]], i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP92:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB155:%.*]] = sub nsw i32 [[TMP92]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV156:%.*]] = sdiv i32 [[SUB155]], 1
 | 
						|
// CHECK14-NEXT:    [[SUB157:%.*]] = sub nsw i32 [[DIV156]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[SUB157]], i32* [[DOTCAPTURE_EXPR_154]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[DOTOMP_LB158]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP93:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_154]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP93]], i32* [[DOTOMP_UB159]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[I160]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP94:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK14-NEXT:    [[CMP161:%.*]] = icmp slt i32 0, [[TMP94]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP161]], label [[SIMD_IF_THEN162:%.*]], label [[SIMD_IF_END185:%.*]]
 | 
						|
// CHECK14:       simd.if.then162:
 | 
						|
// CHECK14-NEXT:    [[TMP95:%.*]] = load i32, i32* [[DOTOMP_LB158]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP95]], i32* [[DOTOMP_IV163]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND165:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.cond165:
 | 
						|
// CHECK14-NEXT:    [[TMP96:%.*]] = load i32, i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !39
 | 
						|
// CHECK14-NEXT:    [[TMP97:%.*]] = load i32, i32* [[DOTOMP_UB159]], align 4, !llvm.access.group !39
 | 
						|
// CHECK14-NEXT:    [[CMP166:%.*]] = icmp sle i32 [[TMP96]], [[TMP97]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP166]], label [[OMP_INNER_FOR_BODY167:%.*]], label [[OMP_INNER_FOR_END180:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.body167:
 | 
						|
// CHECK14-NEXT:    [[TMP98:%.*]] = load i32, i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !39
 | 
						|
// CHECK14-NEXT:    [[MUL168:%.*]] = mul nsw i32 [[TMP98]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD169:%.*]] = add nsw i32 0, [[MUL168]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD169]], i32* [[I164]], align 4, !llvm.access.group !39
 | 
						|
// CHECK14-NEXT:    [[TMP99:%.*]] = load i32*, i32** [[B]], align 8, !llvm.access.group !39
 | 
						|
// CHECK14-NEXT:    [[TMP100:%.*]] = load i32, i32* [[I164]], align 4, !llvm.access.group !39
 | 
						|
// CHECK14-NEXT:    [[IDXPROM170:%.*]] = sext i32 [[TMP100]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX171:%.*]] = getelementptr inbounds i32, i32* [[TMP99]], i64 [[IDXPROM170]]
 | 
						|
// CHECK14-NEXT:    [[TMP101:%.*]] = load i32, i32* [[ARRAYIDX171]], align 4, !llvm.access.group !39
 | 
						|
// CHECK14-NEXT:    [[TMP102:%.*]] = load i32*, i32** [[C]], align 8, !llvm.access.group !39
 | 
						|
// CHECK14-NEXT:    [[TMP103:%.*]] = load i32, i32* [[I164]], align 4, !llvm.access.group !39
 | 
						|
// CHECK14-NEXT:    [[IDXPROM172:%.*]] = sext i32 [[TMP103]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX173:%.*]] = getelementptr inbounds i32, i32* [[TMP102]], i64 [[IDXPROM172]]
 | 
						|
// CHECK14-NEXT:    [[TMP104:%.*]] = load i32, i32* [[ARRAYIDX173]], align 4, !llvm.access.group !39
 | 
						|
// CHECK14-NEXT:    [[ADD174:%.*]] = add nsw i32 [[TMP101]], [[TMP104]]
 | 
						|
// CHECK14-NEXT:    [[TMP105:%.*]] = load i32*, i32** [[A]], align 8, !llvm.access.group !39
 | 
						|
// CHECK14-NEXT:    [[TMP106:%.*]] = load i32, i32* [[I164]], align 4, !llvm.access.group !39
 | 
						|
// CHECK14-NEXT:    [[IDXPROM175:%.*]] = sext i32 [[TMP106]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX176:%.*]] = getelementptr inbounds i32, i32* [[TMP105]], i64 [[IDXPROM175]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD174]], i32* [[ARRAYIDX176]], align 4, !llvm.access.group !39
 | 
						|
// CHECK14-NEXT:    br label [[OMP_BODY_CONTINUE177:%.*]]
 | 
						|
// CHECK14:       omp.body.continue177:
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_INC178:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.inc178:
 | 
						|
// CHECK14-NEXT:    [[TMP107:%.*]] = load i32, i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !39
 | 
						|
// CHECK14-NEXT:    [[ADD179:%.*]] = add nsw i32 [[TMP107]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD179]], i32* [[DOTOMP_IV163]], align 4, !llvm.access.group !39
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND165]], !llvm.loop [[LOOP40:![0-9]+]]
 | 
						|
// CHECK14:       omp.inner.for.end180:
 | 
						|
// CHECK14-NEXT:    [[TMP108:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_153]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB181:%.*]] = sub nsw i32 [[TMP108]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV182:%.*]] = sdiv i32 [[SUB181]], 1
 | 
						|
// CHECK14-NEXT:    [[MUL183:%.*]] = mul nsw i32 [[DIV182]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD184:%.*]] = add nsw i32 0, [[MUL183]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD184]], i32* [[I164]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[SIMD_IF_END185]]
 | 
						|
// CHECK14:       simd.if.end185:
 | 
						|
// CHECK14-NEXT:    [[TMP109:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP109]], i32* [[DOTCAPTURE_EXPR_186]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP110:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP110]], i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP111:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB190:%.*]] = sub nsw i32 [[TMP111]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV191:%.*]] = sdiv i32 [[SUB190]], 1
 | 
						|
// CHECK14-NEXT:    [[SUB192:%.*]] = sub nsw i32 [[DIV191]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[SUB192]], i32* [[DOTCAPTURE_EXPR_189]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[DOTOMP_LB193]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP112:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_189]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP112]], i32* [[DOTOMP_UB194]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 0, i32* [[I195]], align 4
 | 
						|
// CHECK14-NEXT:    [[TMP113:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK14-NEXT:    [[CMP196:%.*]] = icmp slt i32 0, [[TMP113]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP196]], label [[SIMD_IF_THEN197:%.*]], label [[SIMD_IF_END220:%.*]]
 | 
						|
// CHECK14:       simd.if.then197:
 | 
						|
// CHECK14-NEXT:    [[TMP114:%.*]] = load i32, i32* [[DOTOMP_LB193]], align 4
 | 
						|
// CHECK14-NEXT:    store i32 [[TMP114]], i32* [[DOTOMP_IV198]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND200:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.cond200:
 | 
						|
// CHECK14-NEXT:    [[TMP115:%.*]] = load i32, i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !42
 | 
						|
// CHECK14-NEXT:    [[TMP116:%.*]] = load i32, i32* [[DOTOMP_UB194]], align 4, !llvm.access.group !42
 | 
						|
// CHECK14-NEXT:    [[CMP201:%.*]] = icmp sle i32 [[TMP115]], [[TMP116]]
 | 
						|
// CHECK14-NEXT:    br i1 [[CMP201]], label [[OMP_INNER_FOR_BODY202:%.*]], label [[OMP_INNER_FOR_END215:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.body202:
 | 
						|
// CHECK14-NEXT:    [[TMP117:%.*]] = load i32, i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !42
 | 
						|
// CHECK14-NEXT:    [[MUL203:%.*]] = mul nsw i32 [[TMP117]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD204:%.*]] = add nsw i32 0, [[MUL203]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD204]], i32* [[I199]], align 4, !llvm.access.group !42
 | 
						|
// CHECK14-NEXT:    [[TMP118:%.*]] = load i32*, i32** [[B]], align 8, !llvm.access.group !42
 | 
						|
// CHECK14-NEXT:    [[TMP119:%.*]] = load i32, i32* [[I199]], align 4, !llvm.access.group !42
 | 
						|
// CHECK14-NEXT:    [[IDXPROM205:%.*]] = sext i32 [[TMP119]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX206:%.*]] = getelementptr inbounds i32, i32* [[TMP118]], i64 [[IDXPROM205]]
 | 
						|
// CHECK14-NEXT:    [[TMP120:%.*]] = load i32, i32* [[ARRAYIDX206]], align 4, !llvm.access.group !42
 | 
						|
// CHECK14-NEXT:    [[TMP121:%.*]] = load i32*, i32** [[C]], align 8, !llvm.access.group !42
 | 
						|
// CHECK14-NEXT:    [[TMP122:%.*]] = load i32, i32* [[I199]], align 4, !llvm.access.group !42
 | 
						|
// CHECK14-NEXT:    [[IDXPROM207:%.*]] = sext i32 [[TMP122]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX208:%.*]] = getelementptr inbounds i32, i32* [[TMP121]], i64 [[IDXPROM207]]
 | 
						|
// CHECK14-NEXT:    [[TMP123:%.*]] = load i32, i32* [[ARRAYIDX208]], align 4, !llvm.access.group !42
 | 
						|
// CHECK14-NEXT:    [[ADD209:%.*]] = add nsw i32 [[TMP120]], [[TMP123]]
 | 
						|
// CHECK14-NEXT:    [[TMP124:%.*]] = load i32*, i32** [[A]], align 8, !llvm.access.group !42
 | 
						|
// CHECK14-NEXT:    [[TMP125:%.*]] = load i32, i32* [[I199]], align 4, !llvm.access.group !42
 | 
						|
// CHECK14-NEXT:    [[IDXPROM210:%.*]] = sext i32 [[TMP125]] to i64
 | 
						|
// CHECK14-NEXT:    [[ARRAYIDX211:%.*]] = getelementptr inbounds i32, i32* [[TMP124]], i64 [[IDXPROM210]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD209]], i32* [[ARRAYIDX211]], align 4, !llvm.access.group !42
 | 
						|
// CHECK14-NEXT:    br label [[OMP_BODY_CONTINUE212:%.*]]
 | 
						|
// CHECK14:       omp.body.continue212:
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_INC213:%.*]]
 | 
						|
// CHECK14:       omp.inner.for.inc213:
 | 
						|
// CHECK14-NEXT:    [[TMP126:%.*]] = load i32, i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !42
 | 
						|
// CHECK14-NEXT:    [[ADD214:%.*]] = add nsw i32 [[TMP126]], 1
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD214]], i32* [[DOTOMP_IV198]], align 4, !llvm.access.group !42
 | 
						|
// CHECK14-NEXT:    br label [[OMP_INNER_FOR_COND200]], !llvm.loop [[LOOP43:![0-9]+]]
 | 
						|
// CHECK14:       omp.inner.for.end215:
 | 
						|
// CHECK14-NEXT:    [[TMP127:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_188]], align 4
 | 
						|
// CHECK14-NEXT:    [[SUB216:%.*]] = sub nsw i32 [[TMP127]], 0
 | 
						|
// CHECK14-NEXT:    [[DIV217:%.*]] = sdiv i32 [[SUB216]], 1
 | 
						|
// CHECK14-NEXT:    [[MUL218:%.*]] = mul nsw i32 [[DIV217]], 1
 | 
						|
// CHECK14-NEXT:    [[ADD219:%.*]] = add nsw i32 0, [[MUL218]]
 | 
						|
// CHECK14-NEXT:    store i32 [[ADD219]], i32* [[I199]], align 4
 | 
						|
// CHECK14-NEXT:    br label [[SIMD_IF_END220]]
 | 
						|
// CHECK14:       simd.if.end220:
 | 
						|
// CHECK14-NEXT:    ret i32 0
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK15-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK15-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK15-NEXT:  entry:
 | 
						|
// CHECK15-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[A:%.*]] = alloca double*, align 4
 | 
						|
// CHECK15-NEXT:    [[B:%.*]] = alloca double*, align 4
 | 
						|
// CHECK15-NEXT:    [[C:%.*]] = alloca double*, align 4
 | 
						|
// CHECK15-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[_TMP13:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_14:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_15:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_LB19:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_UB20:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I21:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_IV24:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I25:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[_TMP44:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_45:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_46:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_LB50:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_UB51:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I52:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_IV55:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I56:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[_TMP75:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_76:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_77:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_LB81:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_UB82:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I83:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_IV86:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I87:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_106:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[_TMP107:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_108:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_109:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_LB113:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_UB114:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I115:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_IV118:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I119:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[_TMP138:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_139:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_140:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_LB144:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_UB145:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I146:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_IV149:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I150:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_169:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[_TMP170:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_171:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_172:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_LB176:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_UB177:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I178:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_IV181:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I182:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP0]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP1:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP1]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK15-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP2]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK15-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP3]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP]], label [[SIMD_IF_THEN:%.*]], label [[SIMD_IF_END:%.*]]
 | 
						|
// CHECK15:       simd.if.then:
 | 
						|
// CHECK15-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.cond:
 | 
						|
// CHECK15-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !3
 | 
						|
// CHECK15-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !3
 | 
						|
// CHECK15-NEXT:    [[CMP4:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.body:
 | 
						|
// CHECK15-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !3
 | 
						|
// CHECK15-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !3
 | 
						|
// CHECK15-NEXT:    [[TMP8:%.*]] = load double*, double** [[B]], align 4, !llvm.access.group !3
 | 
						|
// CHECK15-NEXT:    [[TMP9:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !3
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP8]], i32 [[TMP9]]
 | 
						|
// CHECK15-NEXT:    [[TMP10:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !3
 | 
						|
// CHECK15-NEXT:    [[TMP11:%.*]] = load double*, double** [[C]], align 4, !llvm.access.group !3
 | 
						|
// CHECK15-NEXT:    [[TMP12:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !3
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX5:%.*]] = getelementptr inbounds double, double* [[TMP11]], i32 [[TMP12]]
 | 
						|
// CHECK15-NEXT:    [[TMP13:%.*]] = load double, double* [[ARRAYIDX5]], align 4, !llvm.access.group !3
 | 
						|
// CHECK15-NEXT:    [[ADD6:%.*]] = fadd double [[TMP10]], [[TMP13]]
 | 
						|
// CHECK15-NEXT:    [[TMP14:%.*]] = load double*, double** [[A]], align 4, !llvm.access.group !3
 | 
						|
// CHECK15-NEXT:    [[TMP15:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !3
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds double, double* [[TMP14]], i32 [[TMP15]]
 | 
						|
// CHECK15-NEXT:    store double [[ADD6]], double* [[ARRAYIDX7]], align 4, !llvm.access.group !3
 | 
						|
// CHECK15-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK15:       omp.body.continue:
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.inc:
 | 
						|
// CHECK15-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !3
 | 
						|
// CHECK15-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP16]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !3
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP4:![0-9]+]]
 | 
						|
// CHECK15:       omp.inner.for.end:
 | 
						|
// CHECK15-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB9:%.*]] = sub nsw i32 [[TMP17]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV10:%.*]] = sdiv i32 [[SUB9]], 1
 | 
						|
// CHECK15-NEXT:    [[MUL11:%.*]] = mul nsw i32 [[DIV10]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD12:%.*]] = add nsw i32 0, [[MUL11]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD12]], i32* [[I3]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[SIMD_IF_END]]
 | 
						|
// CHECK15:       simd.if.end:
 | 
						|
// CHECK15-NEXT:    [[TMP18:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP18]], i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB16:%.*]] = sub nsw i32 [[TMP19]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV17:%.*]] = sdiv i32 [[SUB16]], 1
 | 
						|
// CHECK15-NEXT:    [[SUB18:%.*]] = sub nsw i32 [[DIV17]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[SUB18]], i32* [[DOTCAPTURE_EXPR_15]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[DOTOMP_LB19]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_15]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP20]], i32* [[DOTOMP_UB20]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[I21]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK15-NEXT:    [[CMP22:%.*]] = icmp slt i32 0, [[TMP21]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP22]], label [[SIMD_IF_THEN23:%.*]], label [[SIMD_IF_END43:%.*]]
 | 
						|
// CHECK15:       simd.if.then23:
 | 
						|
// CHECK15-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_LB19]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP22]], i32* [[DOTOMP_IV24]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND26:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.cond26:
 | 
						|
// CHECK15-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !7
 | 
						|
// CHECK15-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_UB20]], align 4, !llvm.access.group !7
 | 
						|
// CHECK15-NEXT:    [[CMP27:%.*]] = icmp sle i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP27]], label [[OMP_INNER_FOR_BODY28:%.*]], label [[OMP_INNER_FOR_END38:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.body28:
 | 
						|
// CHECK15-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !7
 | 
						|
// CHECK15-NEXT:    [[MUL29:%.*]] = mul nsw i32 [[TMP25]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD30:%.*]] = add nsw i32 0, [[MUL29]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD30]], i32* [[I25]], align 4, !llvm.access.group !7
 | 
						|
// CHECK15-NEXT:    [[TMP26:%.*]] = load double*, double** [[B]], align 4, !llvm.access.group !7
 | 
						|
// CHECK15-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I25]], align 4, !llvm.access.group !7
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX31:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK15-NEXT:    [[TMP28:%.*]] = load double, double* [[ARRAYIDX31]], align 4, !llvm.access.group !7
 | 
						|
// CHECK15-NEXT:    [[TMP29:%.*]] = load double*, double** [[C]], align 4, !llvm.access.group !7
 | 
						|
// CHECK15-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I25]], align 4, !llvm.access.group !7
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX32:%.*]] = getelementptr inbounds double, double* [[TMP29]], i32 [[TMP30]]
 | 
						|
// CHECK15-NEXT:    [[TMP31:%.*]] = load double, double* [[ARRAYIDX32]], align 4, !llvm.access.group !7
 | 
						|
// CHECK15-NEXT:    [[ADD33:%.*]] = fadd double [[TMP28]], [[TMP31]]
 | 
						|
// CHECK15-NEXT:    [[TMP32:%.*]] = load double*, double** [[A]], align 4, !llvm.access.group !7
 | 
						|
// CHECK15-NEXT:    [[TMP33:%.*]] = load i32, i32* [[I25]], align 4, !llvm.access.group !7
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX34:%.*]] = getelementptr inbounds double, double* [[TMP32]], i32 [[TMP33]]
 | 
						|
// CHECK15-NEXT:    store double [[ADD33]], double* [[ARRAYIDX34]], align 4, !llvm.access.group !7
 | 
						|
// CHECK15-NEXT:    br label [[OMP_BODY_CONTINUE35:%.*]]
 | 
						|
// CHECK15:       omp.body.continue35:
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_INC36:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.inc36:
 | 
						|
// CHECK15-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !7
 | 
						|
// CHECK15-NEXT:    [[ADD37:%.*]] = add nsw i32 [[TMP34]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD37]], i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !7
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND26]], !llvm.loop [[LOOP8:![0-9]+]]
 | 
						|
// CHECK15:       omp.inner.for.end38:
 | 
						|
// CHECK15-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB39:%.*]] = sub nsw i32 [[TMP35]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV40:%.*]] = sdiv i32 [[SUB39]], 1
 | 
						|
// CHECK15-NEXT:    [[MUL41:%.*]] = mul nsw i32 [[DIV40]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD42:%.*]] = add nsw i32 0, [[MUL41]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD42]], i32* [[I25]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[SIMD_IF_END43]]
 | 
						|
// CHECK15:       simd.if.end43:
 | 
						|
// CHECK15-NEXT:    [[TMP36:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP36]], i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB47:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV48:%.*]] = sdiv i32 [[SUB47]], 1
 | 
						|
// CHECK15-NEXT:    [[SUB49:%.*]] = sub nsw i32 [[DIV48]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[SUB49]], i32* [[DOTCAPTURE_EXPR_46]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[DOTOMP_LB50]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_46]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP38]], i32* [[DOTOMP_UB51]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[I52]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP39:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK15-NEXT:    [[CMP53:%.*]] = icmp slt i32 0, [[TMP39]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP53]], label [[SIMD_IF_THEN54:%.*]], label [[SIMD_IF_END74:%.*]]
 | 
						|
// CHECK15:       simd.if.then54:
 | 
						|
// CHECK15-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTOMP_LB50]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP40]], i32* [[DOTOMP_IV55]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND57:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.cond57:
 | 
						|
// CHECK15-NEXT:    [[TMP41:%.*]] = load i32, i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !10
 | 
						|
// CHECK15-NEXT:    [[TMP42:%.*]] = load i32, i32* [[DOTOMP_UB51]], align 4, !llvm.access.group !10
 | 
						|
// CHECK15-NEXT:    [[CMP58:%.*]] = icmp sle i32 [[TMP41]], [[TMP42]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP58]], label [[OMP_INNER_FOR_BODY59:%.*]], label [[OMP_INNER_FOR_END69:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.body59:
 | 
						|
// CHECK15-NEXT:    [[TMP43:%.*]] = load i32, i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !10
 | 
						|
// CHECK15-NEXT:    [[MUL60:%.*]] = mul nsw i32 [[TMP43]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD61:%.*]] = add nsw i32 0, [[MUL60]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD61]], i32* [[I56]], align 4, !llvm.access.group !10
 | 
						|
// CHECK15-NEXT:    [[TMP44:%.*]] = load double*, double** [[B]], align 4, !llvm.access.group !10
 | 
						|
// CHECK15-NEXT:    [[TMP45:%.*]] = load i32, i32* [[I56]], align 4, !llvm.access.group !10
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX62:%.*]] = getelementptr inbounds double, double* [[TMP44]], i32 [[TMP45]]
 | 
						|
// CHECK15-NEXT:    [[TMP46:%.*]] = load double, double* [[ARRAYIDX62]], align 4, !llvm.access.group !10
 | 
						|
// CHECK15-NEXT:    [[TMP47:%.*]] = load double*, double** [[C]], align 4, !llvm.access.group !10
 | 
						|
// CHECK15-NEXT:    [[TMP48:%.*]] = load i32, i32* [[I56]], align 4, !llvm.access.group !10
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX63:%.*]] = getelementptr inbounds double, double* [[TMP47]], i32 [[TMP48]]
 | 
						|
// CHECK15-NEXT:    [[TMP49:%.*]] = load double, double* [[ARRAYIDX63]], align 4, !llvm.access.group !10
 | 
						|
// CHECK15-NEXT:    [[ADD64:%.*]] = fadd double [[TMP46]], [[TMP49]]
 | 
						|
// CHECK15-NEXT:    [[TMP50:%.*]] = load double*, double** [[A]], align 4, !llvm.access.group !10
 | 
						|
// CHECK15-NEXT:    [[TMP51:%.*]] = load i32, i32* [[I56]], align 4, !llvm.access.group !10
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX65:%.*]] = getelementptr inbounds double, double* [[TMP50]], i32 [[TMP51]]
 | 
						|
// CHECK15-NEXT:    store double [[ADD64]], double* [[ARRAYIDX65]], align 4, !llvm.access.group !10
 | 
						|
// CHECK15-NEXT:    br label [[OMP_BODY_CONTINUE66:%.*]]
 | 
						|
// CHECK15:       omp.body.continue66:
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_INC67:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.inc67:
 | 
						|
// CHECK15-NEXT:    [[TMP52:%.*]] = load i32, i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !10
 | 
						|
// CHECK15-NEXT:    [[ADD68:%.*]] = add nsw i32 [[TMP52]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD68]], i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !10
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND57]], !llvm.loop [[LOOP11:![0-9]+]]
 | 
						|
// CHECK15:       omp.inner.for.end69:
 | 
						|
// CHECK15-NEXT:    [[TMP53:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB70:%.*]] = sub nsw i32 [[TMP53]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV71:%.*]] = sdiv i32 [[SUB70]], 1
 | 
						|
// CHECK15-NEXT:    [[MUL72:%.*]] = mul nsw i32 [[DIV71]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD73:%.*]] = add nsw i32 0, [[MUL72]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD73]], i32* [[I56]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[SIMD_IF_END74]]
 | 
						|
// CHECK15:       simd.if.end74:
 | 
						|
// CHECK15-NEXT:    [[TMP54:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP54]], i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP55:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB78:%.*]] = sub nsw i32 [[TMP55]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV79:%.*]] = sdiv i32 [[SUB78]], 1
 | 
						|
// CHECK15-NEXT:    [[SUB80:%.*]] = sub nsw i32 [[DIV79]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[SUB80]], i32* [[DOTCAPTURE_EXPR_77]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[DOTOMP_LB81]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP56:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_77]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP56]], i32* [[DOTOMP_UB82]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[I83]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP57:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK15-NEXT:    [[CMP84:%.*]] = icmp slt i32 0, [[TMP57]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP84]], label [[SIMD_IF_THEN85:%.*]], label [[SIMD_IF_END105:%.*]]
 | 
						|
// CHECK15:       simd.if.then85:
 | 
						|
// CHECK15-NEXT:    [[TMP58:%.*]] = load i32, i32* [[DOTOMP_LB81]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP58]], i32* [[DOTOMP_IV86]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND88:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.cond88:
 | 
						|
// CHECK15-NEXT:    [[TMP59:%.*]] = load i32, i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !13
 | 
						|
// CHECK15-NEXT:    [[TMP60:%.*]] = load i32, i32* [[DOTOMP_UB82]], align 4, !llvm.access.group !13
 | 
						|
// CHECK15-NEXT:    [[CMP89:%.*]] = icmp sle i32 [[TMP59]], [[TMP60]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP89]], label [[OMP_INNER_FOR_BODY90:%.*]], label [[OMP_INNER_FOR_END100:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.body90:
 | 
						|
// CHECK15-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !13
 | 
						|
// CHECK15-NEXT:    [[MUL91:%.*]] = mul nsw i32 [[TMP61]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD92:%.*]] = add nsw i32 0, [[MUL91]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD92]], i32* [[I87]], align 4, !llvm.access.group !13
 | 
						|
// CHECK15-NEXT:    [[TMP62:%.*]] = load double*, double** [[B]], align 4, !llvm.access.group !13
 | 
						|
// CHECK15-NEXT:    [[TMP63:%.*]] = load i32, i32* [[I87]], align 4, !llvm.access.group !13
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX93:%.*]] = getelementptr inbounds double, double* [[TMP62]], i32 [[TMP63]]
 | 
						|
// CHECK15-NEXT:    [[TMP64:%.*]] = load double, double* [[ARRAYIDX93]], align 4, !llvm.access.group !13
 | 
						|
// CHECK15-NEXT:    [[TMP65:%.*]] = load double*, double** [[C]], align 4, !llvm.access.group !13
 | 
						|
// CHECK15-NEXT:    [[TMP66:%.*]] = load i32, i32* [[I87]], align 4, !llvm.access.group !13
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX94:%.*]] = getelementptr inbounds double, double* [[TMP65]], i32 [[TMP66]]
 | 
						|
// CHECK15-NEXT:    [[TMP67:%.*]] = load double, double* [[ARRAYIDX94]], align 4, !llvm.access.group !13
 | 
						|
// CHECK15-NEXT:    [[ADD95:%.*]] = fadd double [[TMP64]], [[TMP67]]
 | 
						|
// CHECK15-NEXT:    [[TMP68:%.*]] = load double*, double** [[A]], align 4, !llvm.access.group !13
 | 
						|
// CHECK15-NEXT:    [[TMP69:%.*]] = load i32, i32* [[I87]], align 4, !llvm.access.group !13
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX96:%.*]] = getelementptr inbounds double, double* [[TMP68]], i32 [[TMP69]]
 | 
						|
// CHECK15-NEXT:    store double [[ADD95]], double* [[ARRAYIDX96]], align 4, !llvm.access.group !13
 | 
						|
// CHECK15-NEXT:    br label [[OMP_BODY_CONTINUE97:%.*]]
 | 
						|
// CHECK15:       omp.body.continue97:
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_INC98:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.inc98:
 | 
						|
// CHECK15-NEXT:    [[TMP70:%.*]] = load i32, i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !13
 | 
						|
// CHECK15-NEXT:    [[ADD99:%.*]] = add nsw i32 [[TMP70]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD99]], i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !13
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND88]], !llvm.loop [[LOOP14:![0-9]+]]
 | 
						|
// CHECK15:       omp.inner.for.end100:
 | 
						|
// CHECK15-NEXT:    [[TMP71:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB101:%.*]] = sub nsw i32 [[TMP71]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV102:%.*]] = sdiv i32 [[SUB101]], 1
 | 
						|
// CHECK15-NEXT:    [[MUL103:%.*]] = mul nsw i32 [[DIV102]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD104:%.*]] = add nsw i32 0, [[MUL103]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD104]], i32* [[I87]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[SIMD_IF_END105]]
 | 
						|
// CHECK15:       simd.if.end105:
 | 
						|
// CHECK15-NEXT:    [[TMP72:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP72]], i32* [[DOTCAPTURE_EXPR_106]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP73:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP73]], i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP74:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB110:%.*]] = sub nsw i32 [[TMP74]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV111:%.*]] = sdiv i32 [[SUB110]], 1
 | 
						|
// CHECK15-NEXT:    [[SUB112:%.*]] = sub nsw i32 [[DIV111]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[SUB112]], i32* [[DOTCAPTURE_EXPR_109]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[DOTOMP_LB113]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP75:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_109]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP75]], i32* [[DOTOMP_UB114]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[I115]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP76:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK15-NEXT:    [[CMP116:%.*]] = icmp slt i32 0, [[TMP76]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP116]], label [[SIMD_IF_THEN117:%.*]], label [[SIMD_IF_END137:%.*]]
 | 
						|
// CHECK15:       simd.if.then117:
 | 
						|
// CHECK15-NEXT:    [[TMP77:%.*]] = load i32, i32* [[DOTOMP_LB113]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP77]], i32* [[DOTOMP_IV118]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND120:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.cond120:
 | 
						|
// CHECK15-NEXT:    [[TMP78:%.*]] = load i32, i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !16
 | 
						|
// CHECK15-NEXT:    [[TMP79:%.*]] = load i32, i32* [[DOTOMP_UB114]], align 4, !llvm.access.group !16
 | 
						|
// CHECK15-NEXT:    [[CMP121:%.*]] = icmp sle i32 [[TMP78]], [[TMP79]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP121]], label [[OMP_INNER_FOR_BODY122:%.*]], label [[OMP_INNER_FOR_END132:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.body122:
 | 
						|
// CHECK15-NEXT:    [[TMP80:%.*]] = load i32, i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !16
 | 
						|
// CHECK15-NEXT:    [[MUL123:%.*]] = mul nsw i32 [[TMP80]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD124:%.*]] = add nsw i32 0, [[MUL123]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD124]], i32* [[I119]], align 4, !llvm.access.group !16
 | 
						|
// CHECK15-NEXT:    [[TMP81:%.*]] = load double*, double** [[B]], align 4, !llvm.access.group !16
 | 
						|
// CHECK15-NEXT:    [[TMP82:%.*]] = load i32, i32* [[I119]], align 4, !llvm.access.group !16
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX125:%.*]] = getelementptr inbounds double, double* [[TMP81]], i32 [[TMP82]]
 | 
						|
// CHECK15-NEXT:    [[TMP83:%.*]] = load double, double* [[ARRAYIDX125]], align 4, !llvm.access.group !16
 | 
						|
// CHECK15-NEXT:    [[TMP84:%.*]] = load double*, double** [[C]], align 4, !llvm.access.group !16
 | 
						|
// CHECK15-NEXT:    [[TMP85:%.*]] = load i32, i32* [[I119]], align 4, !llvm.access.group !16
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX126:%.*]] = getelementptr inbounds double, double* [[TMP84]], i32 [[TMP85]]
 | 
						|
// CHECK15-NEXT:    [[TMP86:%.*]] = load double, double* [[ARRAYIDX126]], align 4, !llvm.access.group !16
 | 
						|
// CHECK15-NEXT:    [[ADD127:%.*]] = fadd double [[TMP83]], [[TMP86]]
 | 
						|
// CHECK15-NEXT:    [[TMP87:%.*]] = load double*, double** [[A]], align 4, !llvm.access.group !16
 | 
						|
// CHECK15-NEXT:    [[TMP88:%.*]] = load i32, i32* [[I119]], align 4, !llvm.access.group !16
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX128:%.*]] = getelementptr inbounds double, double* [[TMP87]], i32 [[TMP88]]
 | 
						|
// CHECK15-NEXT:    store double [[ADD127]], double* [[ARRAYIDX128]], align 4, !llvm.access.group !16
 | 
						|
// CHECK15-NEXT:    br label [[OMP_BODY_CONTINUE129:%.*]]
 | 
						|
// CHECK15:       omp.body.continue129:
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_INC130:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.inc130:
 | 
						|
// CHECK15-NEXT:    [[TMP89:%.*]] = load i32, i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !16
 | 
						|
// CHECK15-NEXT:    [[ADD131:%.*]] = add nsw i32 [[TMP89]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD131]], i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !16
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND120]], !llvm.loop [[LOOP17:![0-9]+]]
 | 
						|
// CHECK15:       omp.inner.for.end132:
 | 
						|
// CHECK15-NEXT:    [[TMP90:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB133:%.*]] = sub nsw i32 [[TMP90]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV134:%.*]] = sdiv i32 [[SUB133]], 1
 | 
						|
// CHECK15-NEXT:    [[MUL135:%.*]] = mul nsw i32 [[DIV134]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD136:%.*]] = add nsw i32 0, [[MUL135]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD136]], i32* [[I119]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[SIMD_IF_END137]]
 | 
						|
// CHECK15:       simd.if.end137:
 | 
						|
// CHECK15-NEXT:    [[TMP91:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP91]], i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP92:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB141:%.*]] = sub nsw i32 [[TMP92]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV142:%.*]] = sdiv i32 [[SUB141]], 1
 | 
						|
// CHECK15-NEXT:    [[SUB143:%.*]] = sub nsw i32 [[DIV142]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[SUB143]], i32* [[DOTCAPTURE_EXPR_140]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[DOTOMP_LB144]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP93:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_140]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP93]], i32* [[DOTOMP_UB145]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[I146]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP94:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK15-NEXT:    [[CMP147:%.*]] = icmp slt i32 0, [[TMP94]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP147]], label [[SIMD_IF_THEN148:%.*]], label [[SIMD_IF_END168:%.*]]
 | 
						|
// CHECK15:       simd.if.then148:
 | 
						|
// CHECK15-NEXT:    [[TMP95:%.*]] = load i32, i32* [[DOTOMP_LB144]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP95]], i32* [[DOTOMP_IV149]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND151:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.cond151:
 | 
						|
// CHECK15-NEXT:    [[TMP96:%.*]] = load i32, i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !19
 | 
						|
// CHECK15-NEXT:    [[TMP97:%.*]] = load i32, i32* [[DOTOMP_UB145]], align 4, !llvm.access.group !19
 | 
						|
// CHECK15-NEXT:    [[CMP152:%.*]] = icmp sle i32 [[TMP96]], [[TMP97]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP152]], label [[OMP_INNER_FOR_BODY153:%.*]], label [[OMP_INNER_FOR_END163:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.body153:
 | 
						|
// CHECK15-NEXT:    [[TMP98:%.*]] = load i32, i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !19
 | 
						|
// CHECK15-NEXT:    [[MUL154:%.*]] = mul nsw i32 [[TMP98]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD155:%.*]] = add nsw i32 0, [[MUL154]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD155]], i32* [[I150]], align 4, !llvm.access.group !19
 | 
						|
// CHECK15-NEXT:    [[TMP99:%.*]] = load double*, double** [[B]], align 4, !llvm.access.group !19
 | 
						|
// CHECK15-NEXT:    [[TMP100:%.*]] = load i32, i32* [[I150]], align 4, !llvm.access.group !19
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX156:%.*]] = getelementptr inbounds double, double* [[TMP99]], i32 [[TMP100]]
 | 
						|
// CHECK15-NEXT:    [[TMP101:%.*]] = load double, double* [[ARRAYIDX156]], align 4, !llvm.access.group !19
 | 
						|
// CHECK15-NEXT:    [[TMP102:%.*]] = load double*, double** [[C]], align 4, !llvm.access.group !19
 | 
						|
// CHECK15-NEXT:    [[TMP103:%.*]] = load i32, i32* [[I150]], align 4, !llvm.access.group !19
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX157:%.*]] = getelementptr inbounds double, double* [[TMP102]], i32 [[TMP103]]
 | 
						|
// CHECK15-NEXT:    [[TMP104:%.*]] = load double, double* [[ARRAYIDX157]], align 4, !llvm.access.group !19
 | 
						|
// CHECK15-NEXT:    [[ADD158:%.*]] = fadd double [[TMP101]], [[TMP104]]
 | 
						|
// CHECK15-NEXT:    [[TMP105:%.*]] = load double*, double** [[A]], align 4, !llvm.access.group !19
 | 
						|
// CHECK15-NEXT:    [[TMP106:%.*]] = load i32, i32* [[I150]], align 4, !llvm.access.group !19
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX159:%.*]] = getelementptr inbounds double, double* [[TMP105]], i32 [[TMP106]]
 | 
						|
// CHECK15-NEXT:    store double [[ADD158]], double* [[ARRAYIDX159]], align 4, !llvm.access.group !19
 | 
						|
// CHECK15-NEXT:    br label [[OMP_BODY_CONTINUE160:%.*]]
 | 
						|
// CHECK15:       omp.body.continue160:
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_INC161:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.inc161:
 | 
						|
// CHECK15-NEXT:    [[TMP107:%.*]] = load i32, i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !19
 | 
						|
// CHECK15-NEXT:    [[ADD162:%.*]] = add nsw i32 [[TMP107]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD162]], i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !19
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND151]], !llvm.loop [[LOOP20:![0-9]+]]
 | 
						|
// CHECK15:       omp.inner.for.end163:
 | 
						|
// CHECK15-NEXT:    [[TMP108:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB164:%.*]] = sub nsw i32 [[TMP108]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV165:%.*]] = sdiv i32 [[SUB164]], 1
 | 
						|
// CHECK15-NEXT:    [[MUL166:%.*]] = mul nsw i32 [[DIV165]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD167:%.*]] = add nsw i32 0, [[MUL166]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD167]], i32* [[I150]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[SIMD_IF_END168]]
 | 
						|
// CHECK15:       simd.if.end168:
 | 
						|
// CHECK15-NEXT:    [[TMP109:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP109]], i32* [[DOTCAPTURE_EXPR_169]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP110:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP110]], i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP111:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB173:%.*]] = sub nsw i32 [[TMP111]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV174:%.*]] = sdiv i32 [[SUB173]], 1
 | 
						|
// CHECK15-NEXT:    [[SUB175:%.*]] = sub nsw i32 [[DIV174]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[SUB175]], i32* [[DOTCAPTURE_EXPR_172]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[DOTOMP_LB176]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP112:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_172]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP112]], i32* [[DOTOMP_UB177]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[I178]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP113:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK15-NEXT:    [[CMP179:%.*]] = icmp slt i32 0, [[TMP113]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP179]], label [[SIMD_IF_THEN180:%.*]], label [[SIMD_IF_END200:%.*]]
 | 
						|
// CHECK15:       simd.if.then180:
 | 
						|
// CHECK15-NEXT:    [[TMP114:%.*]] = load i32, i32* [[DOTOMP_LB176]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP114]], i32* [[DOTOMP_IV181]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND183:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.cond183:
 | 
						|
// CHECK15-NEXT:    [[TMP115:%.*]] = load i32, i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !22
 | 
						|
// CHECK15-NEXT:    [[TMP116:%.*]] = load i32, i32* [[DOTOMP_UB177]], align 4, !llvm.access.group !22
 | 
						|
// CHECK15-NEXT:    [[CMP184:%.*]] = icmp sle i32 [[TMP115]], [[TMP116]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP184]], label [[OMP_INNER_FOR_BODY185:%.*]], label [[OMP_INNER_FOR_END195:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.body185:
 | 
						|
// CHECK15-NEXT:    [[TMP117:%.*]] = load i32, i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !22
 | 
						|
// CHECK15-NEXT:    [[MUL186:%.*]] = mul nsw i32 [[TMP117]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD187:%.*]] = add nsw i32 0, [[MUL186]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD187]], i32* [[I182]], align 4, !llvm.access.group !22
 | 
						|
// CHECK15-NEXT:    [[TMP118:%.*]] = load double*, double** [[B]], align 4, !llvm.access.group !22
 | 
						|
// CHECK15-NEXT:    [[TMP119:%.*]] = load i32, i32* [[I182]], align 4, !llvm.access.group !22
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX188:%.*]] = getelementptr inbounds double, double* [[TMP118]], i32 [[TMP119]]
 | 
						|
// CHECK15-NEXT:    [[TMP120:%.*]] = load double, double* [[ARRAYIDX188]], align 4, !llvm.access.group !22
 | 
						|
// CHECK15-NEXT:    [[TMP121:%.*]] = load double*, double** [[C]], align 4, !llvm.access.group !22
 | 
						|
// CHECK15-NEXT:    [[TMP122:%.*]] = load i32, i32* [[I182]], align 4, !llvm.access.group !22
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX189:%.*]] = getelementptr inbounds double, double* [[TMP121]], i32 [[TMP122]]
 | 
						|
// CHECK15-NEXT:    [[TMP123:%.*]] = load double, double* [[ARRAYIDX189]], align 4, !llvm.access.group !22
 | 
						|
// CHECK15-NEXT:    [[ADD190:%.*]] = fadd double [[TMP120]], [[TMP123]]
 | 
						|
// CHECK15-NEXT:    [[TMP124:%.*]] = load double*, double** [[A]], align 4, !llvm.access.group !22
 | 
						|
// CHECK15-NEXT:    [[TMP125:%.*]] = load i32, i32* [[I182]], align 4, !llvm.access.group !22
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX191:%.*]] = getelementptr inbounds double, double* [[TMP124]], i32 [[TMP125]]
 | 
						|
// CHECK15-NEXT:    store double [[ADD190]], double* [[ARRAYIDX191]], align 4, !llvm.access.group !22
 | 
						|
// CHECK15-NEXT:    br label [[OMP_BODY_CONTINUE192:%.*]]
 | 
						|
// CHECK15:       omp.body.continue192:
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_INC193:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.inc193:
 | 
						|
// CHECK15-NEXT:    [[TMP126:%.*]] = load i32, i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !22
 | 
						|
// CHECK15-NEXT:    [[ADD194:%.*]] = add nsw i32 [[TMP126]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD194]], i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !22
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND183]], !llvm.loop [[LOOP23:![0-9]+]]
 | 
						|
// CHECK15:       omp.inner.for.end195:
 | 
						|
// CHECK15-NEXT:    [[TMP127:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB196:%.*]] = sub nsw i32 [[TMP127]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV197:%.*]] = sdiv i32 [[SUB196]], 1
 | 
						|
// CHECK15-NEXT:    [[MUL198:%.*]] = mul nsw i32 [[DIV197]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD199:%.*]] = add nsw i32 0, [[MUL198]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD199]], i32* [[I182]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[SIMD_IF_END200]]
 | 
						|
// CHECK15:       simd.if.end200:
 | 
						|
// CHECK15-NEXT:    [[CALL:%.*]] = call noundef i32 @_Z5tmainIiET_v()
 | 
						|
// CHECK15-NEXT:    ret i32 [[CALL]]
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK15-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
 | 
						|
// CHECK15-SAME: () #[[ATTR1:[0-9]+]] comdat {
 | 
						|
// CHECK15-NEXT:  entry:
 | 
						|
// CHECK15-NEXT:    [[A:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK15-NEXT:    [[B:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK15-NEXT:    [[C:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK15-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[_TMP13:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_14:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_15:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_LB19:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_UB20:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I21:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_IV24:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I25:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[_TMP44:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_45:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_46:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_LB50:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_UB51:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I52:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_IV55:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I56:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[_TMP75:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_76:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_77:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_LB81:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_UB82:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I83:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_IV86:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I87:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_106:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[_TMP107:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_108:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_109:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_LB113:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_UB114:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I115:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_IV118:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I119:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[_TMP138:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_139:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_140:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_LB144:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_UB145:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I146:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_IV149:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I150:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_169:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[_TMP170:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_171:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTCAPTURE_EXPR_172:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_LB176:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_UB177:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I178:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[DOTOMP_IV181:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    [[I182:%.*]] = alloca i32, align 4
 | 
						|
// CHECK15-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP0]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP1:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP1]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK15-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP2]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK15-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP3]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP]], label [[SIMD_IF_THEN:%.*]], label [[SIMD_IF_END:%.*]]
 | 
						|
// CHECK15:       simd.if.then:
 | 
						|
// CHECK15-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.cond:
 | 
						|
// CHECK15-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK15-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK15-NEXT:    [[CMP4:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.body:
 | 
						|
// CHECK15-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK15-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !25
 | 
						|
// CHECK15-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[B]], align 4, !llvm.access.group !25
 | 
						|
// CHECK15-NEXT:    [[TMP9:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !25
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP8]], i32 [[TMP9]]
 | 
						|
// CHECK15-NEXT:    [[TMP10:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !25
 | 
						|
// CHECK15-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[C]], align 4, !llvm.access.group !25
 | 
						|
// CHECK15-NEXT:    [[TMP12:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !25
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX5:%.*]] = getelementptr inbounds i32, i32* [[TMP11]], i32 [[TMP12]]
 | 
						|
// CHECK15-NEXT:    [[TMP13:%.*]] = load i32, i32* [[ARRAYIDX5]], align 4, !llvm.access.group !25
 | 
						|
// CHECK15-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP10]], [[TMP13]]
 | 
						|
// CHECK15-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[A]], align 4, !llvm.access.group !25
 | 
						|
// CHECK15-NEXT:    [[TMP15:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !25
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds i32, i32* [[TMP14]], i32 [[TMP15]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD6]], i32* [[ARRAYIDX7]], align 4, !llvm.access.group !25
 | 
						|
// CHECK15-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK15:       omp.body.continue:
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.inc:
 | 
						|
// CHECK15-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK15-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP16]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP26:![0-9]+]]
 | 
						|
// CHECK15:       omp.inner.for.end:
 | 
						|
// CHECK15-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB9:%.*]] = sub nsw i32 [[TMP17]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV10:%.*]] = sdiv i32 [[SUB9]], 1
 | 
						|
// CHECK15-NEXT:    [[MUL11:%.*]] = mul nsw i32 [[DIV10]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD12:%.*]] = add nsw i32 0, [[MUL11]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD12]], i32* [[I3]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[SIMD_IF_END]]
 | 
						|
// CHECK15:       simd.if.end:
 | 
						|
// CHECK15-NEXT:    [[TMP18:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP18]], i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB16:%.*]] = sub nsw i32 [[TMP19]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV17:%.*]] = sdiv i32 [[SUB16]], 1
 | 
						|
// CHECK15-NEXT:    [[SUB18:%.*]] = sub nsw i32 [[DIV17]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[SUB18]], i32* [[DOTCAPTURE_EXPR_15]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[DOTOMP_LB19]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_15]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP20]], i32* [[DOTOMP_UB20]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[I21]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK15-NEXT:    [[CMP22:%.*]] = icmp slt i32 0, [[TMP21]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP22]], label [[SIMD_IF_THEN23:%.*]], label [[SIMD_IF_END43:%.*]]
 | 
						|
// CHECK15:       simd.if.then23:
 | 
						|
// CHECK15-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_LB19]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP22]], i32* [[DOTOMP_IV24]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND26:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.cond26:
 | 
						|
// CHECK15-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !28
 | 
						|
// CHECK15-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_UB20]], align 4, !llvm.access.group !28
 | 
						|
// CHECK15-NEXT:    [[CMP27:%.*]] = icmp sle i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP27]], label [[OMP_INNER_FOR_BODY28:%.*]], label [[OMP_INNER_FOR_END38:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.body28:
 | 
						|
// CHECK15-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !28
 | 
						|
// CHECK15-NEXT:    [[MUL29:%.*]] = mul nsw i32 [[TMP25]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD30:%.*]] = add nsw i32 0, [[MUL29]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD30]], i32* [[I25]], align 4, !llvm.access.group !28
 | 
						|
// CHECK15-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[B]], align 4, !llvm.access.group !28
 | 
						|
// CHECK15-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I25]], align 4, !llvm.access.group !28
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX31:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK15-NEXT:    [[TMP28:%.*]] = load i32, i32* [[ARRAYIDX31]], align 4, !llvm.access.group !28
 | 
						|
// CHECK15-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[C]], align 4, !llvm.access.group !28
 | 
						|
// CHECK15-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I25]], align 4, !llvm.access.group !28
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX32:%.*]] = getelementptr inbounds i32, i32* [[TMP29]], i32 [[TMP30]]
 | 
						|
// CHECK15-NEXT:    [[TMP31:%.*]] = load i32, i32* [[ARRAYIDX32]], align 4, !llvm.access.group !28
 | 
						|
// CHECK15-NEXT:    [[ADD33:%.*]] = add nsw i32 [[TMP28]], [[TMP31]]
 | 
						|
// CHECK15-NEXT:    [[TMP32:%.*]] = load i32*, i32** [[A]], align 4, !llvm.access.group !28
 | 
						|
// CHECK15-NEXT:    [[TMP33:%.*]] = load i32, i32* [[I25]], align 4, !llvm.access.group !28
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX34:%.*]] = getelementptr inbounds i32, i32* [[TMP32]], i32 [[TMP33]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD33]], i32* [[ARRAYIDX34]], align 4, !llvm.access.group !28
 | 
						|
// CHECK15-NEXT:    br label [[OMP_BODY_CONTINUE35:%.*]]
 | 
						|
// CHECK15:       omp.body.continue35:
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_INC36:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.inc36:
 | 
						|
// CHECK15-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !28
 | 
						|
// CHECK15-NEXT:    [[ADD37:%.*]] = add nsw i32 [[TMP34]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD37]], i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !28
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND26]], !llvm.loop [[LOOP29:![0-9]+]]
 | 
						|
// CHECK15:       omp.inner.for.end38:
 | 
						|
// CHECK15-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB39:%.*]] = sub nsw i32 [[TMP35]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV40:%.*]] = sdiv i32 [[SUB39]], 1
 | 
						|
// CHECK15-NEXT:    [[MUL41:%.*]] = mul nsw i32 [[DIV40]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD42:%.*]] = add nsw i32 0, [[MUL41]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD42]], i32* [[I25]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[SIMD_IF_END43]]
 | 
						|
// CHECK15:       simd.if.end43:
 | 
						|
// CHECK15-NEXT:    [[TMP36:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP36]], i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB47:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV48:%.*]] = sdiv i32 [[SUB47]], 1
 | 
						|
// CHECK15-NEXT:    [[SUB49:%.*]] = sub nsw i32 [[DIV48]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[SUB49]], i32* [[DOTCAPTURE_EXPR_46]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[DOTOMP_LB50]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_46]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP38]], i32* [[DOTOMP_UB51]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[I52]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP39:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK15-NEXT:    [[CMP53:%.*]] = icmp slt i32 0, [[TMP39]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP53]], label [[SIMD_IF_THEN54:%.*]], label [[SIMD_IF_END74:%.*]]
 | 
						|
// CHECK15:       simd.if.then54:
 | 
						|
// CHECK15-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTOMP_LB50]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP40]], i32* [[DOTOMP_IV55]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND57:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.cond57:
 | 
						|
// CHECK15-NEXT:    [[TMP41:%.*]] = load i32, i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !31
 | 
						|
// CHECK15-NEXT:    [[TMP42:%.*]] = load i32, i32* [[DOTOMP_UB51]], align 4, !llvm.access.group !31
 | 
						|
// CHECK15-NEXT:    [[CMP58:%.*]] = icmp sle i32 [[TMP41]], [[TMP42]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP58]], label [[OMP_INNER_FOR_BODY59:%.*]], label [[OMP_INNER_FOR_END69:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.body59:
 | 
						|
// CHECK15-NEXT:    [[TMP43:%.*]] = load i32, i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !31
 | 
						|
// CHECK15-NEXT:    [[MUL60:%.*]] = mul nsw i32 [[TMP43]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD61:%.*]] = add nsw i32 0, [[MUL60]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD61]], i32* [[I56]], align 4, !llvm.access.group !31
 | 
						|
// CHECK15-NEXT:    [[TMP44:%.*]] = load i32*, i32** [[B]], align 4, !llvm.access.group !31
 | 
						|
// CHECK15-NEXT:    [[TMP45:%.*]] = load i32, i32* [[I56]], align 4, !llvm.access.group !31
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX62:%.*]] = getelementptr inbounds i32, i32* [[TMP44]], i32 [[TMP45]]
 | 
						|
// CHECK15-NEXT:    [[TMP46:%.*]] = load i32, i32* [[ARRAYIDX62]], align 4, !llvm.access.group !31
 | 
						|
// CHECK15-NEXT:    [[TMP47:%.*]] = load i32*, i32** [[C]], align 4, !llvm.access.group !31
 | 
						|
// CHECK15-NEXT:    [[TMP48:%.*]] = load i32, i32* [[I56]], align 4, !llvm.access.group !31
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX63:%.*]] = getelementptr inbounds i32, i32* [[TMP47]], i32 [[TMP48]]
 | 
						|
// CHECK15-NEXT:    [[TMP49:%.*]] = load i32, i32* [[ARRAYIDX63]], align 4, !llvm.access.group !31
 | 
						|
// CHECK15-NEXT:    [[ADD64:%.*]] = add nsw i32 [[TMP46]], [[TMP49]]
 | 
						|
// CHECK15-NEXT:    [[TMP50:%.*]] = load i32*, i32** [[A]], align 4, !llvm.access.group !31
 | 
						|
// CHECK15-NEXT:    [[TMP51:%.*]] = load i32, i32* [[I56]], align 4, !llvm.access.group !31
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX65:%.*]] = getelementptr inbounds i32, i32* [[TMP50]], i32 [[TMP51]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD64]], i32* [[ARRAYIDX65]], align 4, !llvm.access.group !31
 | 
						|
// CHECK15-NEXT:    br label [[OMP_BODY_CONTINUE66:%.*]]
 | 
						|
// CHECK15:       omp.body.continue66:
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_INC67:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.inc67:
 | 
						|
// CHECK15-NEXT:    [[TMP52:%.*]] = load i32, i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !31
 | 
						|
// CHECK15-NEXT:    [[ADD68:%.*]] = add nsw i32 [[TMP52]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD68]], i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !31
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND57]], !llvm.loop [[LOOP32:![0-9]+]]
 | 
						|
// CHECK15:       omp.inner.for.end69:
 | 
						|
// CHECK15-NEXT:    [[TMP53:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB70:%.*]] = sub nsw i32 [[TMP53]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV71:%.*]] = sdiv i32 [[SUB70]], 1
 | 
						|
// CHECK15-NEXT:    [[MUL72:%.*]] = mul nsw i32 [[DIV71]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD73:%.*]] = add nsw i32 0, [[MUL72]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD73]], i32* [[I56]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[SIMD_IF_END74]]
 | 
						|
// CHECK15:       simd.if.end74:
 | 
						|
// CHECK15-NEXT:    [[TMP54:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP54]], i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP55:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB78:%.*]] = sub nsw i32 [[TMP55]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV79:%.*]] = sdiv i32 [[SUB78]], 1
 | 
						|
// CHECK15-NEXT:    [[SUB80:%.*]] = sub nsw i32 [[DIV79]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[SUB80]], i32* [[DOTCAPTURE_EXPR_77]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[DOTOMP_LB81]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP56:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_77]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP56]], i32* [[DOTOMP_UB82]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[I83]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP57:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK15-NEXT:    [[CMP84:%.*]] = icmp slt i32 0, [[TMP57]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP84]], label [[SIMD_IF_THEN85:%.*]], label [[SIMD_IF_END105:%.*]]
 | 
						|
// CHECK15:       simd.if.then85:
 | 
						|
// CHECK15-NEXT:    [[TMP58:%.*]] = load i32, i32* [[DOTOMP_LB81]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP58]], i32* [[DOTOMP_IV86]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND88:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.cond88:
 | 
						|
// CHECK15-NEXT:    [[TMP59:%.*]] = load i32, i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !34
 | 
						|
// CHECK15-NEXT:    [[TMP60:%.*]] = load i32, i32* [[DOTOMP_UB82]], align 4, !llvm.access.group !34
 | 
						|
// CHECK15-NEXT:    [[CMP89:%.*]] = icmp sle i32 [[TMP59]], [[TMP60]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP89]], label [[OMP_INNER_FOR_BODY90:%.*]], label [[OMP_INNER_FOR_END100:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.body90:
 | 
						|
// CHECK15-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !34
 | 
						|
// CHECK15-NEXT:    [[MUL91:%.*]] = mul nsw i32 [[TMP61]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD92:%.*]] = add nsw i32 0, [[MUL91]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD92]], i32* [[I87]], align 4, !llvm.access.group !34
 | 
						|
// CHECK15-NEXT:    [[TMP62:%.*]] = load i32*, i32** [[B]], align 4, !llvm.access.group !34
 | 
						|
// CHECK15-NEXT:    [[TMP63:%.*]] = load i32, i32* [[I87]], align 4, !llvm.access.group !34
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX93:%.*]] = getelementptr inbounds i32, i32* [[TMP62]], i32 [[TMP63]]
 | 
						|
// CHECK15-NEXT:    [[TMP64:%.*]] = load i32, i32* [[ARRAYIDX93]], align 4, !llvm.access.group !34
 | 
						|
// CHECK15-NEXT:    [[TMP65:%.*]] = load i32*, i32** [[C]], align 4, !llvm.access.group !34
 | 
						|
// CHECK15-NEXT:    [[TMP66:%.*]] = load i32, i32* [[I87]], align 4, !llvm.access.group !34
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX94:%.*]] = getelementptr inbounds i32, i32* [[TMP65]], i32 [[TMP66]]
 | 
						|
// CHECK15-NEXT:    [[TMP67:%.*]] = load i32, i32* [[ARRAYIDX94]], align 4, !llvm.access.group !34
 | 
						|
// CHECK15-NEXT:    [[ADD95:%.*]] = add nsw i32 [[TMP64]], [[TMP67]]
 | 
						|
// CHECK15-NEXT:    [[TMP68:%.*]] = load i32*, i32** [[A]], align 4, !llvm.access.group !34
 | 
						|
// CHECK15-NEXT:    [[TMP69:%.*]] = load i32, i32* [[I87]], align 4, !llvm.access.group !34
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX96:%.*]] = getelementptr inbounds i32, i32* [[TMP68]], i32 [[TMP69]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD95]], i32* [[ARRAYIDX96]], align 4, !llvm.access.group !34
 | 
						|
// CHECK15-NEXT:    br label [[OMP_BODY_CONTINUE97:%.*]]
 | 
						|
// CHECK15:       omp.body.continue97:
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_INC98:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.inc98:
 | 
						|
// CHECK15-NEXT:    [[TMP70:%.*]] = load i32, i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !34
 | 
						|
// CHECK15-NEXT:    [[ADD99:%.*]] = add nsw i32 [[TMP70]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD99]], i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !34
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND88]], !llvm.loop [[LOOP35:![0-9]+]]
 | 
						|
// CHECK15:       omp.inner.for.end100:
 | 
						|
// CHECK15-NEXT:    [[TMP71:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB101:%.*]] = sub nsw i32 [[TMP71]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV102:%.*]] = sdiv i32 [[SUB101]], 1
 | 
						|
// CHECK15-NEXT:    [[MUL103:%.*]] = mul nsw i32 [[DIV102]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD104:%.*]] = add nsw i32 0, [[MUL103]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD104]], i32* [[I87]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[SIMD_IF_END105]]
 | 
						|
// CHECK15:       simd.if.end105:
 | 
						|
// CHECK15-NEXT:    [[TMP72:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP72]], i32* [[DOTCAPTURE_EXPR_106]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP73:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP73]], i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP74:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB110:%.*]] = sub nsw i32 [[TMP74]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV111:%.*]] = sdiv i32 [[SUB110]], 1
 | 
						|
// CHECK15-NEXT:    [[SUB112:%.*]] = sub nsw i32 [[DIV111]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[SUB112]], i32* [[DOTCAPTURE_EXPR_109]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[DOTOMP_LB113]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP75:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_109]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP75]], i32* [[DOTOMP_UB114]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[I115]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP76:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK15-NEXT:    [[CMP116:%.*]] = icmp slt i32 0, [[TMP76]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP116]], label [[SIMD_IF_THEN117:%.*]], label [[SIMD_IF_END137:%.*]]
 | 
						|
// CHECK15:       simd.if.then117:
 | 
						|
// CHECK15-NEXT:    [[TMP77:%.*]] = load i32, i32* [[DOTOMP_LB113]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP77]], i32* [[DOTOMP_IV118]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND120:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.cond120:
 | 
						|
// CHECK15-NEXT:    [[TMP78:%.*]] = load i32, i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !37
 | 
						|
// CHECK15-NEXT:    [[TMP79:%.*]] = load i32, i32* [[DOTOMP_UB114]], align 4, !llvm.access.group !37
 | 
						|
// CHECK15-NEXT:    [[CMP121:%.*]] = icmp sle i32 [[TMP78]], [[TMP79]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP121]], label [[OMP_INNER_FOR_BODY122:%.*]], label [[OMP_INNER_FOR_END132:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.body122:
 | 
						|
// CHECK15-NEXT:    [[TMP80:%.*]] = load i32, i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !37
 | 
						|
// CHECK15-NEXT:    [[MUL123:%.*]] = mul nsw i32 [[TMP80]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD124:%.*]] = add nsw i32 0, [[MUL123]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD124]], i32* [[I119]], align 4, !llvm.access.group !37
 | 
						|
// CHECK15-NEXT:    [[TMP81:%.*]] = load i32*, i32** [[B]], align 4, !llvm.access.group !37
 | 
						|
// CHECK15-NEXT:    [[TMP82:%.*]] = load i32, i32* [[I119]], align 4, !llvm.access.group !37
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX125:%.*]] = getelementptr inbounds i32, i32* [[TMP81]], i32 [[TMP82]]
 | 
						|
// CHECK15-NEXT:    [[TMP83:%.*]] = load i32, i32* [[ARRAYIDX125]], align 4, !llvm.access.group !37
 | 
						|
// CHECK15-NEXT:    [[TMP84:%.*]] = load i32*, i32** [[C]], align 4, !llvm.access.group !37
 | 
						|
// CHECK15-NEXT:    [[TMP85:%.*]] = load i32, i32* [[I119]], align 4, !llvm.access.group !37
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX126:%.*]] = getelementptr inbounds i32, i32* [[TMP84]], i32 [[TMP85]]
 | 
						|
// CHECK15-NEXT:    [[TMP86:%.*]] = load i32, i32* [[ARRAYIDX126]], align 4, !llvm.access.group !37
 | 
						|
// CHECK15-NEXT:    [[ADD127:%.*]] = add nsw i32 [[TMP83]], [[TMP86]]
 | 
						|
// CHECK15-NEXT:    [[TMP87:%.*]] = load i32*, i32** [[A]], align 4, !llvm.access.group !37
 | 
						|
// CHECK15-NEXT:    [[TMP88:%.*]] = load i32, i32* [[I119]], align 4, !llvm.access.group !37
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX128:%.*]] = getelementptr inbounds i32, i32* [[TMP87]], i32 [[TMP88]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD127]], i32* [[ARRAYIDX128]], align 4, !llvm.access.group !37
 | 
						|
// CHECK15-NEXT:    br label [[OMP_BODY_CONTINUE129:%.*]]
 | 
						|
// CHECK15:       omp.body.continue129:
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_INC130:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.inc130:
 | 
						|
// CHECK15-NEXT:    [[TMP89:%.*]] = load i32, i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !37
 | 
						|
// CHECK15-NEXT:    [[ADD131:%.*]] = add nsw i32 [[TMP89]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD131]], i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !37
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND120]], !llvm.loop [[LOOP38:![0-9]+]]
 | 
						|
// CHECK15:       omp.inner.for.end132:
 | 
						|
// CHECK15-NEXT:    [[TMP90:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB133:%.*]] = sub nsw i32 [[TMP90]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV134:%.*]] = sdiv i32 [[SUB133]], 1
 | 
						|
// CHECK15-NEXT:    [[MUL135:%.*]] = mul nsw i32 [[DIV134]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD136:%.*]] = add nsw i32 0, [[MUL135]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD136]], i32* [[I119]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[SIMD_IF_END137]]
 | 
						|
// CHECK15:       simd.if.end137:
 | 
						|
// CHECK15-NEXT:    [[TMP91:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP91]], i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP92:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB141:%.*]] = sub nsw i32 [[TMP92]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV142:%.*]] = sdiv i32 [[SUB141]], 1
 | 
						|
// CHECK15-NEXT:    [[SUB143:%.*]] = sub nsw i32 [[DIV142]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[SUB143]], i32* [[DOTCAPTURE_EXPR_140]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[DOTOMP_LB144]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP93:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_140]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP93]], i32* [[DOTOMP_UB145]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[I146]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP94:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK15-NEXT:    [[CMP147:%.*]] = icmp slt i32 0, [[TMP94]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP147]], label [[SIMD_IF_THEN148:%.*]], label [[SIMD_IF_END168:%.*]]
 | 
						|
// CHECK15:       simd.if.then148:
 | 
						|
// CHECK15-NEXT:    [[TMP95:%.*]] = load i32, i32* [[DOTOMP_LB144]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP95]], i32* [[DOTOMP_IV149]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND151:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.cond151:
 | 
						|
// CHECK15-NEXT:    [[TMP96:%.*]] = load i32, i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !40
 | 
						|
// CHECK15-NEXT:    [[TMP97:%.*]] = load i32, i32* [[DOTOMP_UB145]], align 4, !llvm.access.group !40
 | 
						|
// CHECK15-NEXT:    [[CMP152:%.*]] = icmp sle i32 [[TMP96]], [[TMP97]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP152]], label [[OMP_INNER_FOR_BODY153:%.*]], label [[OMP_INNER_FOR_END163:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.body153:
 | 
						|
// CHECK15-NEXT:    [[TMP98:%.*]] = load i32, i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !40
 | 
						|
// CHECK15-NEXT:    [[MUL154:%.*]] = mul nsw i32 [[TMP98]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD155:%.*]] = add nsw i32 0, [[MUL154]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD155]], i32* [[I150]], align 4, !llvm.access.group !40
 | 
						|
// CHECK15-NEXT:    [[TMP99:%.*]] = load i32*, i32** [[B]], align 4, !llvm.access.group !40
 | 
						|
// CHECK15-NEXT:    [[TMP100:%.*]] = load i32, i32* [[I150]], align 4, !llvm.access.group !40
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX156:%.*]] = getelementptr inbounds i32, i32* [[TMP99]], i32 [[TMP100]]
 | 
						|
// CHECK15-NEXT:    [[TMP101:%.*]] = load i32, i32* [[ARRAYIDX156]], align 4, !llvm.access.group !40
 | 
						|
// CHECK15-NEXT:    [[TMP102:%.*]] = load i32*, i32** [[C]], align 4, !llvm.access.group !40
 | 
						|
// CHECK15-NEXT:    [[TMP103:%.*]] = load i32, i32* [[I150]], align 4, !llvm.access.group !40
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX157:%.*]] = getelementptr inbounds i32, i32* [[TMP102]], i32 [[TMP103]]
 | 
						|
// CHECK15-NEXT:    [[TMP104:%.*]] = load i32, i32* [[ARRAYIDX157]], align 4, !llvm.access.group !40
 | 
						|
// CHECK15-NEXT:    [[ADD158:%.*]] = add nsw i32 [[TMP101]], [[TMP104]]
 | 
						|
// CHECK15-NEXT:    [[TMP105:%.*]] = load i32*, i32** [[A]], align 4, !llvm.access.group !40
 | 
						|
// CHECK15-NEXT:    [[TMP106:%.*]] = load i32, i32* [[I150]], align 4, !llvm.access.group !40
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX159:%.*]] = getelementptr inbounds i32, i32* [[TMP105]], i32 [[TMP106]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD158]], i32* [[ARRAYIDX159]], align 4, !llvm.access.group !40
 | 
						|
// CHECK15-NEXT:    br label [[OMP_BODY_CONTINUE160:%.*]]
 | 
						|
// CHECK15:       omp.body.continue160:
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_INC161:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.inc161:
 | 
						|
// CHECK15-NEXT:    [[TMP107:%.*]] = load i32, i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !40
 | 
						|
// CHECK15-NEXT:    [[ADD162:%.*]] = add nsw i32 [[TMP107]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD162]], i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !40
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND151]], !llvm.loop [[LOOP41:![0-9]+]]
 | 
						|
// CHECK15:       omp.inner.for.end163:
 | 
						|
// CHECK15-NEXT:    [[TMP108:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB164:%.*]] = sub nsw i32 [[TMP108]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV165:%.*]] = sdiv i32 [[SUB164]], 1
 | 
						|
// CHECK15-NEXT:    [[MUL166:%.*]] = mul nsw i32 [[DIV165]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD167:%.*]] = add nsw i32 0, [[MUL166]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD167]], i32* [[I150]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[SIMD_IF_END168]]
 | 
						|
// CHECK15:       simd.if.end168:
 | 
						|
// CHECK15-NEXT:    [[TMP109:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP109]], i32* [[DOTCAPTURE_EXPR_169]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP110:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP110]], i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP111:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB173:%.*]] = sub nsw i32 [[TMP111]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV174:%.*]] = sdiv i32 [[SUB173]], 1
 | 
						|
// CHECK15-NEXT:    [[SUB175:%.*]] = sub nsw i32 [[DIV174]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[SUB175]], i32* [[DOTCAPTURE_EXPR_172]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[DOTOMP_LB176]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP112:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_172]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP112]], i32* [[DOTOMP_UB177]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 0, i32* [[I178]], align 4
 | 
						|
// CHECK15-NEXT:    [[TMP113:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK15-NEXT:    [[CMP179:%.*]] = icmp slt i32 0, [[TMP113]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP179]], label [[SIMD_IF_THEN180:%.*]], label [[SIMD_IF_END200:%.*]]
 | 
						|
// CHECK15:       simd.if.then180:
 | 
						|
// CHECK15-NEXT:    [[TMP114:%.*]] = load i32, i32* [[DOTOMP_LB176]], align 4
 | 
						|
// CHECK15-NEXT:    store i32 [[TMP114]], i32* [[DOTOMP_IV181]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND183:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.cond183:
 | 
						|
// CHECK15-NEXT:    [[TMP115:%.*]] = load i32, i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !43
 | 
						|
// CHECK15-NEXT:    [[TMP116:%.*]] = load i32, i32* [[DOTOMP_UB177]], align 4, !llvm.access.group !43
 | 
						|
// CHECK15-NEXT:    [[CMP184:%.*]] = icmp sle i32 [[TMP115]], [[TMP116]]
 | 
						|
// CHECK15-NEXT:    br i1 [[CMP184]], label [[OMP_INNER_FOR_BODY185:%.*]], label [[OMP_INNER_FOR_END195:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.body185:
 | 
						|
// CHECK15-NEXT:    [[TMP117:%.*]] = load i32, i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !43
 | 
						|
// CHECK15-NEXT:    [[MUL186:%.*]] = mul nsw i32 [[TMP117]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD187:%.*]] = add nsw i32 0, [[MUL186]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD187]], i32* [[I182]], align 4, !llvm.access.group !43
 | 
						|
// CHECK15-NEXT:    [[TMP118:%.*]] = load i32*, i32** [[B]], align 4, !llvm.access.group !43
 | 
						|
// CHECK15-NEXT:    [[TMP119:%.*]] = load i32, i32* [[I182]], align 4, !llvm.access.group !43
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX188:%.*]] = getelementptr inbounds i32, i32* [[TMP118]], i32 [[TMP119]]
 | 
						|
// CHECK15-NEXT:    [[TMP120:%.*]] = load i32, i32* [[ARRAYIDX188]], align 4, !llvm.access.group !43
 | 
						|
// CHECK15-NEXT:    [[TMP121:%.*]] = load i32*, i32** [[C]], align 4, !llvm.access.group !43
 | 
						|
// CHECK15-NEXT:    [[TMP122:%.*]] = load i32, i32* [[I182]], align 4, !llvm.access.group !43
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX189:%.*]] = getelementptr inbounds i32, i32* [[TMP121]], i32 [[TMP122]]
 | 
						|
// CHECK15-NEXT:    [[TMP123:%.*]] = load i32, i32* [[ARRAYIDX189]], align 4, !llvm.access.group !43
 | 
						|
// CHECK15-NEXT:    [[ADD190:%.*]] = add nsw i32 [[TMP120]], [[TMP123]]
 | 
						|
// CHECK15-NEXT:    [[TMP124:%.*]] = load i32*, i32** [[A]], align 4, !llvm.access.group !43
 | 
						|
// CHECK15-NEXT:    [[TMP125:%.*]] = load i32, i32* [[I182]], align 4, !llvm.access.group !43
 | 
						|
// CHECK15-NEXT:    [[ARRAYIDX191:%.*]] = getelementptr inbounds i32, i32* [[TMP124]], i32 [[TMP125]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD190]], i32* [[ARRAYIDX191]], align 4, !llvm.access.group !43
 | 
						|
// CHECK15-NEXT:    br label [[OMP_BODY_CONTINUE192:%.*]]
 | 
						|
// CHECK15:       omp.body.continue192:
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_INC193:%.*]]
 | 
						|
// CHECK15:       omp.inner.for.inc193:
 | 
						|
// CHECK15-NEXT:    [[TMP126:%.*]] = load i32, i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !43
 | 
						|
// CHECK15-NEXT:    [[ADD194:%.*]] = add nsw i32 [[TMP126]], 1
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD194]], i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !43
 | 
						|
// CHECK15-NEXT:    br label [[OMP_INNER_FOR_COND183]], !llvm.loop [[LOOP44:![0-9]+]]
 | 
						|
// CHECK15:       omp.inner.for.end195:
 | 
						|
// CHECK15-NEXT:    [[TMP127:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK15-NEXT:    [[SUB196:%.*]] = sub nsw i32 [[TMP127]], 0
 | 
						|
// CHECK15-NEXT:    [[DIV197:%.*]] = sdiv i32 [[SUB196]], 1
 | 
						|
// CHECK15-NEXT:    [[MUL198:%.*]] = mul nsw i32 [[DIV197]], 1
 | 
						|
// CHECK15-NEXT:    [[ADD199:%.*]] = add nsw i32 0, [[MUL198]]
 | 
						|
// CHECK15-NEXT:    store i32 [[ADD199]], i32* [[I182]], align 4
 | 
						|
// CHECK15-NEXT:    br label [[SIMD_IF_END200]]
 | 
						|
// CHECK15:       simd.if.end200:
 | 
						|
// CHECK15-NEXT:    ret i32 0
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK16-LABEL: define {{[^@]+}}@main
 | 
						|
// CHECK16-SAME: () #[[ATTR0:[0-9]+]] {
 | 
						|
// CHECK16-NEXT:  entry:
 | 
						|
// CHECK16-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[A:%.*]] = alloca double*, align 4
 | 
						|
// CHECK16-NEXT:    [[B:%.*]] = alloca double*, align 4
 | 
						|
// CHECK16-NEXT:    [[C:%.*]] = alloca double*, align 4
 | 
						|
// CHECK16-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[_TMP13:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_14:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_15:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_LB19:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_UB20:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I21:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_IV24:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I25:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[_TMP44:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_45:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_46:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_LB50:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_UB51:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I52:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_IV55:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I56:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[_TMP75:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_76:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_77:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_LB81:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_UB82:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I83:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_IV86:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I87:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_106:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[_TMP107:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_108:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_109:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_LB113:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_UB114:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I115:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_IV118:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I119:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[_TMP138:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_139:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_140:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_LB144:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_UB145:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I146:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_IV149:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I150:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_169:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[_TMP170:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_171:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_172:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_LB176:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_UB177:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I178:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_IV181:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I182:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[RETVAL]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP0]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP1:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP1]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK16-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP2]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK16-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP3]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP]], label [[SIMD_IF_THEN:%.*]], label [[SIMD_IF_END:%.*]]
 | 
						|
// CHECK16:       simd.if.then:
 | 
						|
// CHECK16-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.cond:
 | 
						|
// CHECK16-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !3
 | 
						|
// CHECK16-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !3
 | 
						|
// CHECK16-NEXT:    [[CMP4:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.body:
 | 
						|
// CHECK16-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !3
 | 
						|
// CHECK16-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !3
 | 
						|
// CHECK16-NEXT:    [[TMP8:%.*]] = load double*, double** [[B]], align 4, !llvm.access.group !3
 | 
						|
// CHECK16-NEXT:    [[TMP9:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !3
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[TMP8]], i32 [[TMP9]]
 | 
						|
// CHECK16-NEXT:    [[TMP10:%.*]] = load double, double* [[ARRAYIDX]], align 4, !llvm.access.group !3
 | 
						|
// CHECK16-NEXT:    [[TMP11:%.*]] = load double*, double** [[C]], align 4, !llvm.access.group !3
 | 
						|
// CHECK16-NEXT:    [[TMP12:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !3
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX5:%.*]] = getelementptr inbounds double, double* [[TMP11]], i32 [[TMP12]]
 | 
						|
// CHECK16-NEXT:    [[TMP13:%.*]] = load double, double* [[ARRAYIDX5]], align 4, !llvm.access.group !3
 | 
						|
// CHECK16-NEXT:    [[ADD6:%.*]] = fadd double [[TMP10]], [[TMP13]]
 | 
						|
// CHECK16-NEXT:    [[TMP14:%.*]] = load double*, double** [[A]], align 4, !llvm.access.group !3
 | 
						|
// CHECK16-NEXT:    [[TMP15:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !3
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds double, double* [[TMP14]], i32 [[TMP15]]
 | 
						|
// CHECK16-NEXT:    store double [[ADD6]], double* [[ARRAYIDX7]], align 4, !llvm.access.group !3
 | 
						|
// CHECK16-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK16:       omp.body.continue:
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.inc:
 | 
						|
// CHECK16-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !3
 | 
						|
// CHECK16-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP16]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !3
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP4:![0-9]+]]
 | 
						|
// CHECK16:       omp.inner.for.end:
 | 
						|
// CHECK16-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB9:%.*]] = sub nsw i32 [[TMP17]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV10:%.*]] = sdiv i32 [[SUB9]], 1
 | 
						|
// CHECK16-NEXT:    [[MUL11:%.*]] = mul nsw i32 [[DIV10]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD12:%.*]] = add nsw i32 0, [[MUL11]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD12]], i32* [[I3]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[SIMD_IF_END]]
 | 
						|
// CHECK16:       simd.if.end:
 | 
						|
// CHECK16-NEXT:    [[TMP18:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP18]], i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB16:%.*]] = sub nsw i32 [[TMP19]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV17:%.*]] = sdiv i32 [[SUB16]], 1
 | 
						|
// CHECK16-NEXT:    [[SUB18:%.*]] = sub nsw i32 [[DIV17]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[SUB18]], i32* [[DOTCAPTURE_EXPR_15]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[DOTOMP_LB19]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_15]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP20]], i32* [[DOTOMP_UB20]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[I21]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK16-NEXT:    [[CMP22:%.*]] = icmp slt i32 0, [[TMP21]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP22]], label [[SIMD_IF_THEN23:%.*]], label [[SIMD_IF_END43:%.*]]
 | 
						|
// CHECK16:       simd.if.then23:
 | 
						|
// CHECK16-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_LB19]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP22]], i32* [[DOTOMP_IV24]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND26:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.cond26:
 | 
						|
// CHECK16-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !7
 | 
						|
// CHECK16-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_UB20]], align 4, !llvm.access.group !7
 | 
						|
// CHECK16-NEXT:    [[CMP27:%.*]] = icmp sle i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP27]], label [[OMP_INNER_FOR_BODY28:%.*]], label [[OMP_INNER_FOR_END38:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.body28:
 | 
						|
// CHECK16-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !7
 | 
						|
// CHECK16-NEXT:    [[MUL29:%.*]] = mul nsw i32 [[TMP25]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD30:%.*]] = add nsw i32 0, [[MUL29]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD30]], i32* [[I25]], align 4, !llvm.access.group !7
 | 
						|
// CHECK16-NEXT:    [[TMP26:%.*]] = load double*, double** [[B]], align 4, !llvm.access.group !7
 | 
						|
// CHECK16-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I25]], align 4, !llvm.access.group !7
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX31:%.*]] = getelementptr inbounds double, double* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK16-NEXT:    [[TMP28:%.*]] = load double, double* [[ARRAYIDX31]], align 4, !llvm.access.group !7
 | 
						|
// CHECK16-NEXT:    [[TMP29:%.*]] = load double*, double** [[C]], align 4, !llvm.access.group !7
 | 
						|
// CHECK16-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I25]], align 4, !llvm.access.group !7
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX32:%.*]] = getelementptr inbounds double, double* [[TMP29]], i32 [[TMP30]]
 | 
						|
// CHECK16-NEXT:    [[TMP31:%.*]] = load double, double* [[ARRAYIDX32]], align 4, !llvm.access.group !7
 | 
						|
// CHECK16-NEXT:    [[ADD33:%.*]] = fadd double [[TMP28]], [[TMP31]]
 | 
						|
// CHECK16-NEXT:    [[TMP32:%.*]] = load double*, double** [[A]], align 4, !llvm.access.group !7
 | 
						|
// CHECK16-NEXT:    [[TMP33:%.*]] = load i32, i32* [[I25]], align 4, !llvm.access.group !7
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX34:%.*]] = getelementptr inbounds double, double* [[TMP32]], i32 [[TMP33]]
 | 
						|
// CHECK16-NEXT:    store double [[ADD33]], double* [[ARRAYIDX34]], align 4, !llvm.access.group !7
 | 
						|
// CHECK16-NEXT:    br label [[OMP_BODY_CONTINUE35:%.*]]
 | 
						|
// CHECK16:       omp.body.continue35:
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_INC36:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.inc36:
 | 
						|
// CHECK16-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !7
 | 
						|
// CHECK16-NEXT:    [[ADD37:%.*]] = add nsw i32 [[TMP34]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD37]], i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !7
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND26]], !llvm.loop [[LOOP8:![0-9]+]]
 | 
						|
// CHECK16:       omp.inner.for.end38:
 | 
						|
// CHECK16-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB39:%.*]] = sub nsw i32 [[TMP35]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV40:%.*]] = sdiv i32 [[SUB39]], 1
 | 
						|
// CHECK16-NEXT:    [[MUL41:%.*]] = mul nsw i32 [[DIV40]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD42:%.*]] = add nsw i32 0, [[MUL41]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD42]], i32* [[I25]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[SIMD_IF_END43]]
 | 
						|
// CHECK16:       simd.if.end43:
 | 
						|
// CHECK16-NEXT:    [[TMP36:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP36]], i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB47:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV48:%.*]] = sdiv i32 [[SUB47]], 1
 | 
						|
// CHECK16-NEXT:    [[SUB49:%.*]] = sub nsw i32 [[DIV48]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[SUB49]], i32* [[DOTCAPTURE_EXPR_46]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[DOTOMP_LB50]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_46]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP38]], i32* [[DOTOMP_UB51]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[I52]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP39:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK16-NEXT:    [[CMP53:%.*]] = icmp slt i32 0, [[TMP39]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP53]], label [[SIMD_IF_THEN54:%.*]], label [[SIMD_IF_END74:%.*]]
 | 
						|
// CHECK16:       simd.if.then54:
 | 
						|
// CHECK16-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTOMP_LB50]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP40]], i32* [[DOTOMP_IV55]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND57:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.cond57:
 | 
						|
// CHECK16-NEXT:    [[TMP41:%.*]] = load i32, i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !10
 | 
						|
// CHECK16-NEXT:    [[TMP42:%.*]] = load i32, i32* [[DOTOMP_UB51]], align 4, !llvm.access.group !10
 | 
						|
// CHECK16-NEXT:    [[CMP58:%.*]] = icmp sle i32 [[TMP41]], [[TMP42]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP58]], label [[OMP_INNER_FOR_BODY59:%.*]], label [[OMP_INNER_FOR_END69:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.body59:
 | 
						|
// CHECK16-NEXT:    [[TMP43:%.*]] = load i32, i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !10
 | 
						|
// CHECK16-NEXT:    [[MUL60:%.*]] = mul nsw i32 [[TMP43]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD61:%.*]] = add nsw i32 0, [[MUL60]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD61]], i32* [[I56]], align 4, !llvm.access.group !10
 | 
						|
// CHECK16-NEXT:    [[TMP44:%.*]] = load double*, double** [[B]], align 4, !llvm.access.group !10
 | 
						|
// CHECK16-NEXT:    [[TMP45:%.*]] = load i32, i32* [[I56]], align 4, !llvm.access.group !10
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX62:%.*]] = getelementptr inbounds double, double* [[TMP44]], i32 [[TMP45]]
 | 
						|
// CHECK16-NEXT:    [[TMP46:%.*]] = load double, double* [[ARRAYIDX62]], align 4, !llvm.access.group !10
 | 
						|
// CHECK16-NEXT:    [[TMP47:%.*]] = load double*, double** [[C]], align 4, !llvm.access.group !10
 | 
						|
// CHECK16-NEXT:    [[TMP48:%.*]] = load i32, i32* [[I56]], align 4, !llvm.access.group !10
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX63:%.*]] = getelementptr inbounds double, double* [[TMP47]], i32 [[TMP48]]
 | 
						|
// CHECK16-NEXT:    [[TMP49:%.*]] = load double, double* [[ARRAYIDX63]], align 4, !llvm.access.group !10
 | 
						|
// CHECK16-NEXT:    [[ADD64:%.*]] = fadd double [[TMP46]], [[TMP49]]
 | 
						|
// CHECK16-NEXT:    [[TMP50:%.*]] = load double*, double** [[A]], align 4, !llvm.access.group !10
 | 
						|
// CHECK16-NEXT:    [[TMP51:%.*]] = load i32, i32* [[I56]], align 4, !llvm.access.group !10
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX65:%.*]] = getelementptr inbounds double, double* [[TMP50]], i32 [[TMP51]]
 | 
						|
// CHECK16-NEXT:    store double [[ADD64]], double* [[ARRAYIDX65]], align 4, !llvm.access.group !10
 | 
						|
// CHECK16-NEXT:    br label [[OMP_BODY_CONTINUE66:%.*]]
 | 
						|
// CHECK16:       omp.body.continue66:
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_INC67:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.inc67:
 | 
						|
// CHECK16-NEXT:    [[TMP52:%.*]] = load i32, i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !10
 | 
						|
// CHECK16-NEXT:    [[ADD68:%.*]] = add nsw i32 [[TMP52]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD68]], i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !10
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND57]], !llvm.loop [[LOOP11:![0-9]+]]
 | 
						|
// CHECK16:       omp.inner.for.end69:
 | 
						|
// CHECK16-NEXT:    [[TMP53:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB70:%.*]] = sub nsw i32 [[TMP53]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV71:%.*]] = sdiv i32 [[SUB70]], 1
 | 
						|
// CHECK16-NEXT:    [[MUL72:%.*]] = mul nsw i32 [[DIV71]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD73:%.*]] = add nsw i32 0, [[MUL72]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD73]], i32* [[I56]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[SIMD_IF_END74]]
 | 
						|
// CHECK16:       simd.if.end74:
 | 
						|
// CHECK16-NEXT:    [[TMP54:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP54]], i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP55:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB78:%.*]] = sub nsw i32 [[TMP55]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV79:%.*]] = sdiv i32 [[SUB78]], 1
 | 
						|
// CHECK16-NEXT:    [[SUB80:%.*]] = sub nsw i32 [[DIV79]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[SUB80]], i32* [[DOTCAPTURE_EXPR_77]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[DOTOMP_LB81]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP56:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_77]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP56]], i32* [[DOTOMP_UB82]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[I83]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP57:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK16-NEXT:    [[CMP84:%.*]] = icmp slt i32 0, [[TMP57]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP84]], label [[SIMD_IF_THEN85:%.*]], label [[SIMD_IF_END105:%.*]]
 | 
						|
// CHECK16:       simd.if.then85:
 | 
						|
// CHECK16-NEXT:    [[TMP58:%.*]] = load i32, i32* [[DOTOMP_LB81]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP58]], i32* [[DOTOMP_IV86]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND88:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.cond88:
 | 
						|
// CHECK16-NEXT:    [[TMP59:%.*]] = load i32, i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !13
 | 
						|
// CHECK16-NEXT:    [[TMP60:%.*]] = load i32, i32* [[DOTOMP_UB82]], align 4, !llvm.access.group !13
 | 
						|
// CHECK16-NEXT:    [[CMP89:%.*]] = icmp sle i32 [[TMP59]], [[TMP60]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP89]], label [[OMP_INNER_FOR_BODY90:%.*]], label [[OMP_INNER_FOR_END100:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.body90:
 | 
						|
// CHECK16-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !13
 | 
						|
// CHECK16-NEXT:    [[MUL91:%.*]] = mul nsw i32 [[TMP61]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD92:%.*]] = add nsw i32 0, [[MUL91]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD92]], i32* [[I87]], align 4, !llvm.access.group !13
 | 
						|
// CHECK16-NEXT:    [[TMP62:%.*]] = load double*, double** [[B]], align 4, !llvm.access.group !13
 | 
						|
// CHECK16-NEXT:    [[TMP63:%.*]] = load i32, i32* [[I87]], align 4, !llvm.access.group !13
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX93:%.*]] = getelementptr inbounds double, double* [[TMP62]], i32 [[TMP63]]
 | 
						|
// CHECK16-NEXT:    [[TMP64:%.*]] = load double, double* [[ARRAYIDX93]], align 4, !llvm.access.group !13
 | 
						|
// CHECK16-NEXT:    [[TMP65:%.*]] = load double*, double** [[C]], align 4, !llvm.access.group !13
 | 
						|
// CHECK16-NEXT:    [[TMP66:%.*]] = load i32, i32* [[I87]], align 4, !llvm.access.group !13
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX94:%.*]] = getelementptr inbounds double, double* [[TMP65]], i32 [[TMP66]]
 | 
						|
// CHECK16-NEXT:    [[TMP67:%.*]] = load double, double* [[ARRAYIDX94]], align 4, !llvm.access.group !13
 | 
						|
// CHECK16-NEXT:    [[ADD95:%.*]] = fadd double [[TMP64]], [[TMP67]]
 | 
						|
// CHECK16-NEXT:    [[TMP68:%.*]] = load double*, double** [[A]], align 4, !llvm.access.group !13
 | 
						|
// CHECK16-NEXT:    [[TMP69:%.*]] = load i32, i32* [[I87]], align 4, !llvm.access.group !13
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX96:%.*]] = getelementptr inbounds double, double* [[TMP68]], i32 [[TMP69]]
 | 
						|
// CHECK16-NEXT:    store double [[ADD95]], double* [[ARRAYIDX96]], align 4, !llvm.access.group !13
 | 
						|
// CHECK16-NEXT:    br label [[OMP_BODY_CONTINUE97:%.*]]
 | 
						|
// CHECK16:       omp.body.continue97:
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_INC98:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.inc98:
 | 
						|
// CHECK16-NEXT:    [[TMP70:%.*]] = load i32, i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !13
 | 
						|
// CHECK16-NEXT:    [[ADD99:%.*]] = add nsw i32 [[TMP70]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD99]], i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !13
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND88]], !llvm.loop [[LOOP14:![0-9]+]]
 | 
						|
// CHECK16:       omp.inner.for.end100:
 | 
						|
// CHECK16-NEXT:    [[TMP71:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB101:%.*]] = sub nsw i32 [[TMP71]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV102:%.*]] = sdiv i32 [[SUB101]], 1
 | 
						|
// CHECK16-NEXT:    [[MUL103:%.*]] = mul nsw i32 [[DIV102]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD104:%.*]] = add nsw i32 0, [[MUL103]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD104]], i32* [[I87]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[SIMD_IF_END105]]
 | 
						|
// CHECK16:       simd.if.end105:
 | 
						|
// CHECK16-NEXT:    [[TMP72:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP72]], i32* [[DOTCAPTURE_EXPR_106]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP73:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP73]], i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP74:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB110:%.*]] = sub nsw i32 [[TMP74]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV111:%.*]] = sdiv i32 [[SUB110]], 1
 | 
						|
// CHECK16-NEXT:    [[SUB112:%.*]] = sub nsw i32 [[DIV111]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[SUB112]], i32* [[DOTCAPTURE_EXPR_109]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[DOTOMP_LB113]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP75:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_109]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP75]], i32* [[DOTOMP_UB114]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[I115]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP76:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK16-NEXT:    [[CMP116:%.*]] = icmp slt i32 0, [[TMP76]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP116]], label [[SIMD_IF_THEN117:%.*]], label [[SIMD_IF_END137:%.*]]
 | 
						|
// CHECK16:       simd.if.then117:
 | 
						|
// CHECK16-NEXT:    [[TMP77:%.*]] = load i32, i32* [[DOTOMP_LB113]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP77]], i32* [[DOTOMP_IV118]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND120:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.cond120:
 | 
						|
// CHECK16-NEXT:    [[TMP78:%.*]] = load i32, i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !16
 | 
						|
// CHECK16-NEXT:    [[TMP79:%.*]] = load i32, i32* [[DOTOMP_UB114]], align 4, !llvm.access.group !16
 | 
						|
// CHECK16-NEXT:    [[CMP121:%.*]] = icmp sle i32 [[TMP78]], [[TMP79]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP121]], label [[OMP_INNER_FOR_BODY122:%.*]], label [[OMP_INNER_FOR_END132:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.body122:
 | 
						|
// CHECK16-NEXT:    [[TMP80:%.*]] = load i32, i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !16
 | 
						|
// CHECK16-NEXT:    [[MUL123:%.*]] = mul nsw i32 [[TMP80]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD124:%.*]] = add nsw i32 0, [[MUL123]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD124]], i32* [[I119]], align 4, !llvm.access.group !16
 | 
						|
// CHECK16-NEXT:    [[TMP81:%.*]] = load double*, double** [[B]], align 4, !llvm.access.group !16
 | 
						|
// CHECK16-NEXT:    [[TMP82:%.*]] = load i32, i32* [[I119]], align 4, !llvm.access.group !16
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX125:%.*]] = getelementptr inbounds double, double* [[TMP81]], i32 [[TMP82]]
 | 
						|
// CHECK16-NEXT:    [[TMP83:%.*]] = load double, double* [[ARRAYIDX125]], align 4, !llvm.access.group !16
 | 
						|
// CHECK16-NEXT:    [[TMP84:%.*]] = load double*, double** [[C]], align 4, !llvm.access.group !16
 | 
						|
// CHECK16-NEXT:    [[TMP85:%.*]] = load i32, i32* [[I119]], align 4, !llvm.access.group !16
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX126:%.*]] = getelementptr inbounds double, double* [[TMP84]], i32 [[TMP85]]
 | 
						|
// CHECK16-NEXT:    [[TMP86:%.*]] = load double, double* [[ARRAYIDX126]], align 4, !llvm.access.group !16
 | 
						|
// CHECK16-NEXT:    [[ADD127:%.*]] = fadd double [[TMP83]], [[TMP86]]
 | 
						|
// CHECK16-NEXT:    [[TMP87:%.*]] = load double*, double** [[A]], align 4, !llvm.access.group !16
 | 
						|
// CHECK16-NEXT:    [[TMP88:%.*]] = load i32, i32* [[I119]], align 4, !llvm.access.group !16
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX128:%.*]] = getelementptr inbounds double, double* [[TMP87]], i32 [[TMP88]]
 | 
						|
// CHECK16-NEXT:    store double [[ADD127]], double* [[ARRAYIDX128]], align 4, !llvm.access.group !16
 | 
						|
// CHECK16-NEXT:    br label [[OMP_BODY_CONTINUE129:%.*]]
 | 
						|
// CHECK16:       omp.body.continue129:
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_INC130:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.inc130:
 | 
						|
// CHECK16-NEXT:    [[TMP89:%.*]] = load i32, i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !16
 | 
						|
// CHECK16-NEXT:    [[ADD131:%.*]] = add nsw i32 [[TMP89]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD131]], i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !16
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND120]], !llvm.loop [[LOOP17:![0-9]+]]
 | 
						|
// CHECK16:       omp.inner.for.end132:
 | 
						|
// CHECK16-NEXT:    [[TMP90:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB133:%.*]] = sub nsw i32 [[TMP90]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV134:%.*]] = sdiv i32 [[SUB133]], 1
 | 
						|
// CHECK16-NEXT:    [[MUL135:%.*]] = mul nsw i32 [[DIV134]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD136:%.*]] = add nsw i32 0, [[MUL135]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD136]], i32* [[I119]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[SIMD_IF_END137]]
 | 
						|
// CHECK16:       simd.if.end137:
 | 
						|
// CHECK16-NEXT:    [[TMP91:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP91]], i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP92:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB141:%.*]] = sub nsw i32 [[TMP92]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV142:%.*]] = sdiv i32 [[SUB141]], 1
 | 
						|
// CHECK16-NEXT:    [[SUB143:%.*]] = sub nsw i32 [[DIV142]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[SUB143]], i32* [[DOTCAPTURE_EXPR_140]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[DOTOMP_LB144]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP93:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_140]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP93]], i32* [[DOTOMP_UB145]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[I146]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP94:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK16-NEXT:    [[CMP147:%.*]] = icmp slt i32 0, [[TMP94]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP147]], label [[SIMD_IF_THEN148:%.*]], label [[SIMD_IF_END168:%.*]]
 | 
						|
// CHECK16:       simd.if.then148:
 | 
						|
// CHECK16-NEXT:    [[TMP95:%.*]] = load i32, i32* [[DOTOMP_LB144]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP95]], i32* [[DOTOMP_IV149]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND151:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.cond151:
 | 
						|
// CHECK16-NEXT:    [[TMP96:%.*]] = load i32, i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !19
 | 
						|
// CHECK16-NEXT:    [[TMP97:%.*]] = load i32, i32* [[DOTOMP_UB145]], align 4, !llvm.access.group !19
 | 
						|
// CHECK16-NEXT:    [[CMP152:%.*]] = icmp sle i32 [[TMP96]], [[TMP97]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP152]], label [[OMP_INNER_FOR_BODY153:%.*]], label [[OMP_INNER_FOR_END163:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.body153:
 | 
						|
// CHECK16-NEXT:    [[TMP98:%.*]] = load i32, i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !19
 | 
						|
// CHECK16-NEXT:    [[MUL154:%.*]] = mul nsw i32 [[TMP98]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD155:%.*]] = add nsw i32 0, [[MUL154]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD155]], i32* [[I150]], align 4, !llvm.access.group !19
 | 
						|
// CHECK16-NEXT:    [[TMP99:%.*]] = load double*, double** [[B]], align 4, !llvm.access.group !19
 | 
						|
// CHECK16-NEXT:    [[TMP100:%.*]] = load i32, i32* [[I150]], align 4, !llvm.access.group !19
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX156:%.*]] = getelementptr inbounds double, double* [[TMP99]], i32 [[TMP100]]
 | 
						|
// CHECK16-NEXT:    [[TMP101:%.*]] = load double, double* [[ARRAYIDX156]], align 4, !llvm.access.group !19
 | 
						|
// CHECK16-NEXT:    [[TMP102:%.*]] = load double*, double** [[C]], align 4, !llvm.access.group !19
 | 
						|
// CHECK16-NEXT:    [[TMP103:%.*]] = load i32, i32* [[I150]], align 4, !llvm.access.group !19
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX157:%.*]] = getelementptr inbounds double, double* [[TMP102]], i32 [[TMP103]]
 | 
						|
// CHECK16-NEXT:    [[TMP104:%.*]] = load double, double* [[ARRAYIDX157]], align 4, !llvm.access.group !19
 | 
						|
// CHECK16-NEXT:    [[ADD158:%.*]] = fadd double [[TMP101]], [[TMP104]]
 | 
						|
// CHECK16-NEXT:    [[TMP105:%.*]] = load double*, double** [[A]], align 4, !llvm.access.group !19
 | 
						|
// CHECK16-NEXT:    [[TMP106:%.*]] = load i32, i32* [[I150]], align 4, !llvm.access.group !19
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX159:%.*]] = getelementptr inbounds double, double* [[TMP105]], i32 [[TMP106]]
 | 
						|
// CHECK16-NEXT:    store double [[ADD158]], double* [[ARRAYIDX159]], align 4, !llvm.access.group !19
 | 
						|
// CHECK16-NEXT:    br label [[OMP_BODY_CONTINUE160:%.*]]
 | 
						|
// CHECK16:       omp.body.continue160:
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_INC161:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.inc161:
 | 
						|
// CHECK16-NEXT:    [[TMP107:%.*]] = load i32, i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !19
 | 
						|
// CHECK16-NEXT:    [[ADD162:%.*]] = add nsw i32 [[TMP107]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD162]], i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !19
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND151]], !llvm.loop [[LOOP20:![0-9]+]]
 | 
						|
// CHECK16:       omp.inner.for.end163:
 | 
						|
// CHECK16-NEXT:    [[TMP108:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB164:%.*]] = sub nsw i32 [[TMP108]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV165:%.*]] = sdiv i32 [[SUB164]], 1
 | 
						|
// CHECK16-NEXT:    [[MUL166:%.*]] = mul nsw i32 [[DIV165]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD167:%.*]] = add nsw i32 0, [[MUL166]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD167]], i32* [[I150]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[SIMD_IF_END168]]
 | 
						|
// CHECK16:       simd.if.end168:
 | 
						|
// CHECK16-NEXT:    [[TMP109:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP109]], i32* [[DOTCAPTURE_EXPR_169]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP110:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP110]], i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP111:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB173:%.*]] = sub nsw i32 [[TMP111]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV174:%.*]] = sdiv i32 [[SUB173]], 1
 | 
						|
// CHECK16-NEXT:    [[SUB175:%.*]] = sub nsw i32 [[DIV174]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[SUB175]], i32* [[DOTCAPTURE_EXPR_172]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[DOTOMP_LB176]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP112:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_172]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP112]], i32* [[DOTOMP_UB177]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[I178]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP113:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK16-NEXT:    [[CMP179:%.*]] = icmp slt i32 0, [[TMP113]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP179]], label [[SIMD_IF_THEN180:%.*]], label [[SIMD_IF_END200:%.*]]
 | 
						|
// CHECK16:       simd.if.then180:
 | 
						|
// CHECK16-NEXT:    [[TMP114:%.*]] = load i32, i32* [[DOTOMP_LB176]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP114]], i32* [[DOTOMP_IV181]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND183:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.cond183:
 | 
						|
// CHECK16-NEXT:    [[TMP115:%.*]] = load i32, i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !22
 | 
						|
// CHECK16-NEXT:    [[TMP116:%.*]] = load i32, i32* [[DOTOMP_UB177]], align 4, !llvm.access.group !22
 | 
						|
// CHECK16-NEXT:    [[CMP184:%.*]] = icmp sle i32 [[TMP115]], [[TMP116]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP184]], label [[OMP_INNER_FOR_BODY185:%.*]], label [[OMP_INNER_FOR_END195:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.body185:
 | 
						|
// CHECK16-NEXT:    [[TMP117:%.*]] = load i32, i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !22
 | 
						|
// CHECK16-NEXT:    [[MUL186:%.*]] = mul nsw i32 [[TMP117]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD187:%.*]] = add nsw i32 0, [[MUL186]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD187]], i32* [[I182]], align 4, !llvm.access.group !22
 | 
						|
// CHECK16-NEXT:    [[TMP118:%.*]] = load double*, double** [[B]], align 4, !llvm.access.group !22
 | 
						|
// CHECK16-NEXT:    [[TMP119:%.*]] = load i32, i32* [[I182]], align 4, !llvm.access.group !22
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX188:%.*]] = getelementptr inbounds double, double* [[TMP118]], i32 [[TMP119]]
 | 
						|
// CHECK16-NEXT:    [[TMP120:%.*]] = load double, double* [[ARRAYIDX188]], align 4, !llvm.access.group !22
 | 
						|
// CHECK16-NEXT:    [[TMP121:%.*]] = load double*, double** [[C]], align 4, !llvm.access.group !22
 | 
						|
// CHECK16-NEXT:    [[TMP122:%.*]] = load i32, i32* [[I182]], align 4, !llvm.access.group !22
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX189:%.*]] = getelementptr inbounds double, double* [[TMP121]], i32 [[TMP122]]
 | 
						|
// CHECK16-NEXT:    [[TMP123:%.*]] = load double, double* [[ARRAYIDX189]], align 4, !llvm.access.group !22
 | 
						|
// CHECK16-NEXT:    [[ADD190:%.*]] = fadd double [[TMP120]], [[TMP123]]
 | 
						|
// CHECK16-NEXT:    [[TMP124:%.*]] = load double*, double** [[A]], align 4, !llvm.access.group !22
 | 
						|
// CHECK16-NEXT:    [[TMP125:%.*]] = load i32, i32* [[I182]], align 4, !llvm.access.group !22
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX191:%.*]] = getelementptr inbounds double, double* [[TMP124]], i32 [[TMP125]]
 | 
						|
// CHECK16-NEXT:    store double [[ADD190]], double* [[ARRAYIDX191]], align 4, !llvm.access.group !22
 | 
						|
// CHECK16-NEXT:    br label [[OMP_BODY_CONTINUE192:%.*]]
 | 
						|
// CHECK16:       omp.body.continue192:
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_INC193:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.inc193:
 | 
						|
// CHECK16-NEXT:    [[TMP126:%.*]] = load i32, i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !22
 | 
						|
// CHECK16-NEXT:    [[ADD194:%.*]] = add nsw i32 [[TMP126]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD194]], i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !22
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND183]], !llvm.loop [[LOOP23:![0-9]+]]
 | 
						|
// CHECK16:       omp.inner.for.end195:
 | 
						|
// CHECK16-NEXT:    [[TMP127:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB196:%.*]] = sub nsw i32 [[TMP127]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV197:%.*]] = sdiv i32 [[SUB196]], 1
 | 
						|
// CHECK16-NEXT:    [[MUL198:%.*]] = mul nsw i32 [[DIV197]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD199:%.*]] = add nsw i32 0, [[MUL198]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD199]], i32* [[I182]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[SIMD_IF_END200]]
 | 
						|
// CHECK16:       simd.if.end200:
 | 
						|
// CHECK16-NEXT:    [[CALL:%.*]] = call noundef i32 @_Z5tmainIiET_v()
 | 
						|
// CHECK16-NEXT:    ret i32 [[CALL]]
 | 
						|
//
 | 
						|
//
 | 
						|
// CHECK16-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
 | 
						|
// CHECK16-SAME: () #[[ATTR1:[0-9]+]] comdat {
 | 
						|
// CHECK16-NEXT:  entry:
 | 
						|
// CHECK16-NEXT:    [[A:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK16-NEXT:    [[B:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK16-NEXT:    [[C:%.*]] = alloca i32*, align 4
 | 
						|
// CHECK16-NEXT:    [[N:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[CH:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[TMP:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I3:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[_TMP13:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_14:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_15:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_LB19:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_UB20:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I21:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_IV24:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I25:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[_TMP44:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_45:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_46:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_LB50:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_UB51:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I52:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_IV55:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I56:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[_TMP75:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_76:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_77:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_LB81:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_UB82:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I83:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_IV86:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I87:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_106:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[_TMP107:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_108:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_109:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_LB113:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_UB114:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I115:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_IV118:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I119:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[_TMP138:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_139:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_140:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_LB144:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_UB145:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I146:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_IV149:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I150:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_169:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[_TMP170:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_171:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTCAPTURE_EXPR_172:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_LB176:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_UB177:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I178:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[DOTOMP_IV181:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    [[I182:%.*]] = alloca i32, align 4
 | 
						|
// CHECK16-NEXT:    store i32 10000, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 100, i32* [[CH]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP0]], i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP1:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP1]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV:%.*]] = sdiv i32 [[SUB]], 1
 | 
						|
// CHECK16-NEXT:    [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[SUB2]], i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_1]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP2]], i32* [[DOTOMP_UB]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[I]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK16-NEXT:    [[CMP:%.*]] = icmp slt i32 0, [[TMP3]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP]], label [[SIMD_IF_THEN:%.*]], label [[SIMD_IF_END:%.*]]
 | 
						|
// CHECK16:       simd.if.then:
 | 
						|
// CHECK16-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.cond:
 | 
						|
// CHECK16-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK16-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group !25
 | 
						|
// CHECK16-NEXT:    [[CMP4:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.body:
 | 
						|
// CHECK16-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK16-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD]], i32* [[I3]], align 4, !llvm.access.group !25
 | 
						|
// CHECK16-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[B]], align 4, !llvm.access.group !25
 | 
						|
// CHECK16-NEXT:    [[TMP9:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !25
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i32, i32* [[TMP8]], i32 [[TMP9]]
 | 
						|
// CHECK16-NEXT:    [[TMP10:%.*]] = load i32, i32* [[ARRAYIDX]], align 4, !llvm.access.group !25
 | 
						|
// CHECK16-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[C]], align 4, !llvm.access.group !25
 | 
						|
// CHECK16-NEXT:    [[TMP12:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !25
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX5:%.*]] = getelementptr inbounds i32, i32* [[TMP11]], i32 [[TMP12]]
 | 
						|
// CHECK16-NEXT:    [[TMP13:%.*]] = load i32, i32* [[ARRAYIDX5]], align 4, !llvm.access.group !25
 | 
						|
// CHECK16-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP10]], [[TMP13]]
 | 
						|
// CHECK16-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[A]], align 4, !llvm.access.group !25
 | 
						|
// CHECK16-NEXT:    [[TMP15:%.*]] = load i32, i32* [[I3]], align 4, !llvm.access.group !25
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds i32, i32* [[TMP14]], i32 [[TMP15]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD6]], i32* [[ARRAYIDX7]], align 4, !llvm.access.group !25
 | 
						|
// CHECK16-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
 | 
						|
// CHECK16:       omp.body.continue:
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.inc:
 | 
						|
// CHECK16-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK16-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP16]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group !25
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP26:![0-9]+]]
 | 
						|
// CHECK16:       omp.inner.for.end:
 | 
						|
// CHECK16-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB9:%.*]] = sub nsw i32 [[TMP17]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV10:%.*]] = sdiv i32 [[SUB9]], 1
 | 
						|
// CHECK16-NEXT:    [[MUL11:%.*]] = mul nsw i32 [[DIV10]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD12:%.*]] = add nsw i32 0, [[MUL11]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD12]], i32* [[I3]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[SIMD_IF_END]]
 | 
						|
// CHECK16:       simd.if.end:
 | 
						|
// CHECK16-NEXT:    [[TMP18:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP18]], i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB16:%.*]] = sub nsw i32 [[TMP19]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV17:%.*]] = sdiv i32 [[SUB16]], 1
 | 
						|
// CHECK16-NEXT:    [[SUB18:%.*]] = sub nsw i32 [[DIV17]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[SUB18]], i32* [[DOTCAPTURE_EXPR_15]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[DOTOMP_LB19]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP20:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_15]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP20]], i32* [[DOTOMP_UB20]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[I21]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP21:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK16-NEXT:    [[CMP22:%.*]] = icmp slt i32 0, [[TMP21]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP22]], label [[SIMD_IF_THEN23:%.*]], label [[SIMD_IF_END43:%.*]]
 | 
						|
// CHECK16:       simd.if.then23:
 | 
						|
// CHECK16-NEXT:    [[TMP22:%.*]] = load i32, i32* [[DOTOMP_LB19]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP22]], i32* [[DOTOMP_IV24]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND26:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.cond26:
 | 
						|
// CHECK16-NEXT:    [[TMP23:%.*]] = load i32, i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !28
 | 
						|
// CHECK16-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_UB20]], align 4, !llvm.access.group !28
 | 
						|
// CHECK16-NEXT:    [[CMP27:%.*]] = icmp sle i32 [[TMP23]], [[TMP24]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP27]], label [[OMP_INNER_FOR_BODY28:%.*]], label [[OMP_INNER_FOR_END38:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.body28:
 | 
						|
// CHECK16-NEXT:    [[TMP25:%.*]] = load i32, i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !28
 | 
						|
// CHECK16-NEXT:    [[MUL29:%.*]] = mul nsw i32 [[TMP25]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD30:%.*]] = add nsw i32 0, [[MUL29]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD30]], i32* [[I25]], align 4, !llvm.access.group !28
 | 
						|
// CHECK16-NEXT:    [[TMP26:%.*]] = load i32*, i32** [[B]], align 4, !llvm.access.group !28
 | 
						|
// CHECK16-NEXT:    [[TMP27:%.*]] = load i32, i32* [[I25]], align 4, !llvm.access.group !28
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX31:%.*]] = getelementptr inbounds i32, i32* [[TMP26]], i32 [[TMP27]]
 | 
						|
// CHECK16-NEXT:    [[TMP28:%.*]] = load i32, i32* [[ARRAYIDX31]], align 4, !llvm.access.group !28
 | 
						|
// CHECK16-NEXT:    [[TMP29:%.*]] = load i32*, i32** [[C]], align 4, !llvm.access.group !28
 | 
						|
// CHECK16-NEXT:    [[TMP30:%.*]] = load i32, i32* [[I25]], align 4, !llvm.access.group !28
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX32:%.*]] = getelementptr inbounds i32, i32* [[TMP29]], i32 [[TMP30]]
 | 
						|
// CHECK16-NEXT:    [[TMP31:%.*]] = load i32, i32* [[ARRAYIDX32]], align 4, !llvm.access.group !28
 | 
						|
// CHECK16-NEXT:    [[ADD33:%.*]] = add nsw i32 [[TMP28]], [[TMP31]]
 | 
						|
// CHECK16-NEXT:    [[TMP32:%.*]] = load i32*, i32** [[A]], align 4, !llvm.access.group !28
 | 
						|
// CHECK16-NEXT:    [[TMP33:%.*]] = load i32, i32* [[I25]], align 4, !llvm.access.group !28
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX34:%.*]] = getelementptr inbounds i32, i32* [[TMP32]], i32 [[TMP33]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD33]], i32* [[ARRAYIDX34]], align 4, !llvm.access.group !28
 | 
						|
// CHECK16-NEXT:    br label [[OMP_BODY_CONTINUE35:%.*]]
 | 
						|
// CHECK16:       omp.body.continue35:
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_INC36:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.inc36:
 | 
						|
// CHECK16-NEXT:    [[TMP34:%.*]] = load i32, i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !28
 | 
						|
// CHECK16-NEXT:    [[ADD37:%.*]] = add nsw i32 [[TMP34]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD37]], i32* [[DOTOMP_IV24]], align 4, !llvm.access.group !28
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND26]], !llvm.loop [[LOOP29:![0-9]+]]
 | 
						|
// CHECK16:       omp.inner.for.end38:
 | 
						|
// CHECK16-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_14]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB39:%.*]] = sub nsw i32 [[TMP35]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV40:%.*]] = sdiv i32 [[SUB39]], 1
 | 
						|
// CHECK16-NEXT:    [[MUL41:%.*]] = mul nsw i32 [[DIV40]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD42:%.*]] = add nsw i32 0, [[MUL41]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD42]], i32* [[I25]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[SIMD_IF_END43]]
 | 
						|
// CHECK16:       simd.if.end43:
 | 
						|
// CHECK16-NEXT:    [[TMP36:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP36]], i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB47:%.*]] = sub nsw i32 [[TMP37]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV48:%.*]] = sdiv i32 [[SUB47]], 1
 | 
						|
// CHECK16-NEXT:    [[SUB49:%.*]] = sub nsw i32 [[DIV48]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[SUB49]], i32* [[DOTCAPTURE_EXPR_46]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[DOTOMP_LB50]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_46]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP38]], i32* [[DOTOMP_UB51]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[I52]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP39:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK16-NEXT:    [[CMP53:%.*]] = icmp slt i32 0, [[TMP39]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP53]], label [[SIMD_IF_THEN54:%.*]], label [[SIMD_IF_END74:%.*]]
 | 
						|
// CHECK16:       simd.if.then54:
 | 
						|
// CHECK16-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTOMP_LB50]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP40]], i32* [[DOTOMP_IV55]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND57:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.cond57:
 | 
						|
// CHECK16-NEXT:    [[TMP41:%.*]] = load i32, i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !31
 | 
						|
// CHECK16-NEXT:    [[TMP42:%.*]] = load i32, i32* [[DOTOMP_UB51]], align 4, !llvm.access.group !31
 | 
						|
// CHECK16-NEXT:    [[CMP58:%.*]] = icmp sle i32 [[TMP41]], [[TMP42]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP58]], label [[OMP_INNER_FOR_BODY59:%.*]], label [[OMP_INNER_FOR_END69:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.body59:
 | 
						|
// CHECK16-NEXT:    [[TMP43:%.*]] = load i32, i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !31
 | 
						|
// CHECK16-NEXT:    [[MUL60:%.*]] = mul nsw i32 [[TMP43]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD61:%.*]] = add nsw i32 0, [[MUL60]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD61]], i32* [[I56]], align 4, !llvm.access.group !31
 | 
						|
// CHECK16-NEXT:    [[TMP44:%.*]] = load i32*, i32** [[B]], align 4, !llvm.access.group !31
 | 
						|
// CHECK16-NEXT:    [[TMP45:%.*]] = load i32, i32* [[I56]], align 4, !llvm.access.group !31
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX62:%.*]] = getelementptr inbounds i32, i32* [[TMP44]], i32 [[TMP45]]
 | 
						|
// CHECK16-NEXT:    [[TMP46:%.*]] = load i32, i32* [[ARRAYIDX62]], align 4, !llvm.access.group !31
 | 
						|
// CHECK16-NEXT:    [[TMP47:%.*]] = load i32*, i32** [[C]], align 4, !llvm.access.group !31
 | 
						|
// CHECK16-NEXT:    [[TMP48:%.*]] = load i32, i32* [[I56]], align 4, !llvm.access.group !31
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX63:%.*]] = getelementptr inbounds i32, i32* [[TMP47]], i32 [[TMP48]]
 | 
						|
// CHECK16-NEXT:    [[TMP49:%.*]] = load i32, i32* [[ARRAYIDX63]], align 4, !llvm.access.group !31
 | 
						|
// CHECK16-NEXT:    [[ADD64:%.*]] = add nsw i32 [[TMP46]], [[TMP49]]
 | 
						|
// CHECK16-NEXT:    [[TMP50:%.*]] = load i32*, i32** [[A]], align 4, !llvm.access.group !31
 | 
						|
// CHECK16-NEXT:    [[TMP51:%.*]] = load i32, i32* [[I56]], align 4, !llvm.access.group !31
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX65:%.*]] = getelementptr inbounds i32, i32* [[TMP50]], i32 [[TMP51]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD64]], i32* [[ARRAYIDX65]], align 4, !llvm.access.group !31
 | 
						|
// CHECK16-NEXT:    br label [[OMP_BODY_CONTINUE66:%.*]]
 | 
						|
// CHECK16:       omp.body.continue66:
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_INC67:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.inc67:
 | 
						|
// CHECK16-NEXT:    [[TMP52:%.*]] = load i32, i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !31
 | 
						|
// CHECK16-NEXT:    [[ADD68:%.*]] = add nsw i32 [[TMP52]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD68]], i32* [[DOTOMP_IV55]], align 4, !llvm.access.group !31
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND57]], !llvm.loop [[LOOP32:![0-9]+]]
 | 
						|
// CHECK16:       omp.inner.for.end69:
 | 
						|
// CHECK16-NEXT:    [[TMP53:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_45]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB70:%.*]] = sub nsw i32 [[TMP53]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV71:%.*]] = sdiv i32 [[SUB70]], 1
 | 
						|
// CHECK16-NEXT:    [[MUL72:%.*]] = mul nsw i32 [[DIV71]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD73:%.*]] = add nsw i32 0, [[MUL72]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD73]], i32* [[I56]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[SIMD_IF_END74]]
 | 
						|
// CHECK16:       simd.if.end74:
 | 
						|
// CHECK16-NEXT:    [[TMP54:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP54]], i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP55:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB78:%.*]] = sub nsw i32 [[TMP55]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV79:%.*]] = sdiv i32 [[SUB78]], 1
 | 
						|
// CHECK16-NEXT:    [[SUB80:%.*]] = sub nsw i32 [[DIV79]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[SUB80]], i32* [[DOTCAPTURE_EXPR_77]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[DOTOMP_LB81]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP56:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_77]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP56]], i32* [[DOTOMP_UB82]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[I83]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP57:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK16-NEXT:    [[CMP84:%.*]] = icmp slt i32 0, [[TMP57]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP84]], label [[SIMD_IF_THEN85:%.*]], label [[SIMD_IF_END105:%.*]]
 | 
						|
// CHECK16:       simd.if.then85:
 | 
						|
// CHECK16-NEXT:    [[TMP58:%.*]] = load i32, i32* [[DOTOMP_LB81]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP58]], i32* [[DOTOMP_IV86]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND88:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.cond88:
 | 
						|
// CHECK16-NEXT:    [[TMP59:%.*]] = load i32, i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !34
 | 
						|
// CHECK16-NEXT:    [[TMP60:%.*]] = load i32, i32* [[DOTOMP_UB82]], align 4, !llvm.access.group !34
 | 
						|
// CHECK16-NEXT:    [[CMP89:%.*]] = icmp sle i32 [[TMP59]], [[TMP60]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP89]], label [[OMP_INNER_FOR_BODY90:%.*]], label [[OMP_INNER_FOR_END100:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.body90:
 | 
						|
// CHECK16-NEXT:    [[TMP61:%.*]] = load i32, i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !34
 | 
						|
// CHECK16-NEXT:    [[MUL91:%.*]] = mul nsw i32 [[TMP61]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD92:%.*]] = add nsw i32 0, [[MUL91]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD92]], i32* [[I87]], align 4, !llvm.access.group !34
 | 
						|
// CHECK16-NEXT:    [[TMP62:%.*]] = load i32*, i32** [[B]], align 4, !llvm.access.group !34
 | 
						|
// CHECK16-NEXT:    [[TMP63:%.*]] = load i32, i32* [[I87]], align 4, !llvm.access.group !34
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX93:%.*]] = getelementptr inbounds i32, i32* [[TMP62]], i32 [[TMP63]]
 | 
						|
// CHECK16-NEXT:    [[TMP64:%.*]] = load i32, i32* [[ARRAYIDX93]], align 4, !llvm.access.group !34
 | 
						|
// CHECK16-NEXT:    [[TMP65:%.*]] = load i32*, i32** [[C]], align 4, !llvm.access.group !34
 | 
						|
// CHECK16-NEXT:    [[TMP66:%.*]] = load i32, i32* [[I87]], align 4, !llvm.access.group !34
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX94:%.*]] = getelementptr inbounds i32, i32* [[TMP65]], i32 [[TMP66]]
 | 
						|
// CHECK16-NEXT:    [[TMP67:%.*]] = load i32, i32* [[ARRAYIDX94]], align 4, !llvm.access.group !34
 | 
						|
// CHECK16-NEXT:    [[ADD95:%.*]] = add nsw i32 [[TMP64]], [[TMP67]]
 | 
						|
// CHECK16-NEXT:    [[TMP68:%.*]] = load i32*, i32** [[A]], align 4, !llvm.access.group !34
 | 
						|
// CHECK16-NEXT:    [[TMP69:%.*]] = load i32, i32* [[I87]], align 4, !llvm.access.group !34
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX96:%.*]] = getelementptr inbounds i32, i32* [[TMP68]], i32 [[TMP69]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD95]], i32* [[ARRAYIDX96]], align 4, !llvm.access.group !34
 | 
						|
// CHECK16-NEXT:    br label [[OMP_BODY_CONTINUE97:%.*]]
 | 
						|
// CHECK16:       omp.body.continue97:
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_INC98:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.inc98:
 | 
						|
// CHECK16-NEXT:    [[TMP70:%.*]] = load i32, i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !34
 | 
						|
// CHECK16-NEXT:    [[ADD99:%.*]] = add nsw i32 [[TMP70]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD99]], i32* [[DOTOMP_IV86]], align 4, !llvm.access.group !34
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND88]], !llvm.loop [[LOOP35:![0-9]+]]
 | 
						|
// CHECK16:       omp.inner.for.end100:
 | 
						|
// CHECK16-NEXT:    [[TMP71:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_76]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB101:%.*]] = sub nsw i32 [[TMP71]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV102:%.*]] = sdiv i32 [[SUB101]], 1
 | 
						|
// CHECK16-NEXT:    [[MUL103:%.*]] = mul nsw i32 [[DIV102]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD104:%.*]] = add nsw i32 0, [[MUL103]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD104]], i32* [[I87]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[SIMD_IF_END105]]
 | 
						|
// CHECK16:       simd.if.end105:
 | 
						|
// CHECK16-NEXT:    [[TMP72:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP72]], i32* [[DOTCAPTURE_EXPR_106]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP73:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP73]], i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP74:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB110:%.*]] = sub nsw i32 [[TMP74]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV111:%.*]] = sdiv i32 [[SUB110]], 1
 | 
						|
// CHECK16-NEXT:    [[SUB112:%.*]] = sub nsw i32 [[DIV111]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[SUB112]], i32* [[DOTCAPTURE_EXPR_109]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[DOTOMP_LB113]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP75:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_109]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP75]], i32* [[DOTOMP_UB114]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[I115]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP76:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK16-NEXT:    [[CMP116:%.*]] = icmp slt i32 0, [[TMP76]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP116]], label [[SIMD_IF_THEN117:%.*]], label [[SIMD_IF_END137:%.*]]
 | 
						|
// CHECK16:       simd.if.then117:
 | 
						|
// CHECK16-NEXT:    [[TMP77:%.*]] = load i32, i32* [[DOTOMP_LB113]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP77]], i32* [[DOTOMP_IV118]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND120:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.cond120:
 | 
						|
// CHECK16-NEXT:    [[TMP78:%.*]] = load i32, i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !37
 | 
						|
// CHECK16-NEXT:    [[TMP79:%.*]] = load i32, i32* [[DOTOMP_UB114]], align 4, !llvm.access.group !37
 | 
						|
// CHECK16-NEXT:    [[CMP121:%.*]] = icmp sle i32 [[TMP78]], [[TMP79]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP121]], label [[OMP_INNER_FOR_BODY122:%.*]], label [[OMP_INNER_FOR_END132:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.body122:
 | 
						|
// CHECK16-NEXT:    [[TMP80:%.*]] = load i32, i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !37
 | 
						|
// CHECK16-NEXT:    [[MUL123:%.*]] = mul nsw i32 [[TMP80]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD124:%.*]] = add nsw i32 0, [[MUL123]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD124]], i32* [[I119]], align 4, !llvm.access.group !37
 | 
						|
// CHECK16-NEXT:    [[TMP81:%.*]] = load i32*, i32** [[B]], align 4, !llvm.access.group !37
 | 
						|
// CHECK16-NEXT:    [[TMP82:%.*]] = load i32, i32* [[I119]], align 4, !llvm.access.group !37
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX125:%.*]] = getelementptr inbounds i32, i32* [[TMP81]], i32 [[TMP82]]
 | 
						|
// CHECK16-NEXT:    [[TMP83:%.*]] = load i32, i32* [[ARRAYIDX125]], align 4, !llvm.access.group !37
 | 
						|
// CHECK16-NEXT:    [[TMP84:%.*]] = load i32*, i32** [[C]], align 4, !llvm.access.group !37
 | 
						|
// CHECK16-NEXT:    [[TMP85:%.*]] = load i32, i32* [[I119]], align 4, !llvm.access.group !37
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX126:%.*]] = getelementptr inbounds i32, i32* [[TMP84]], i32 [[TMP85]]
 | 
						|
// CHECK16-NEXT:    [[TMP86:%.*]] = load i32, i32* [[ARRAYIDX126]], align 4, !llvm.access.group !37
 | 
						|
// CHECK16-NEXT:    [[ADD127:%.*]] = add nsw i32 [[TMP83]], [[TMP86]]
 | 
						|
// CHECK16-NEXT:    [[TMP87:%.*]] = load i32*, i32** [[A]], align 4, !llvm.access.group !37
 | 
						|
// CHECK16-NEXT:    [[TMP88:%.*]] = load i32, i32* [[I119]], align 4, !llvm.access.group !37
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX128:%.*]] = getelementptr inbounds i32, i32* [[TMP87]], i32 [[TMP88]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD127]], i32* [[ARRAYIDX128]], align 4, !llvm.access.group !37
 | 
						|
// CHECK16-NEXT:    br label [[OMP_BODY_CONTINUE129:%.*]]
 | 
						|
// CHECK16:       omp.body.continue129:
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_INC130:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.inc130:
 | 
						|
// CHECK16-NEXT:    [[TMP89:%.*]] = load i32, i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !37
 | 
						|
// CHECK16-NEXT:    [[ADD131:%.*]] = add nsw i32 [[TMP89]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD131]], i32* [[DOTOMP_IV118]], align 4, !llvm.access.group !37
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND120]], !llvm.loop [[LOOP38:![0-9]+]]
 | 
						|
// CHECK16:       omp.inner.for.end132:
 | 
						|
// CHECK16-NEXT:    [[TMP90:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_108]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB133:%.*]] = sub nsw i32 [[TMP90]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV134:%.*]] = sdiv i32 [[SUB133]], 1
 | 
						|
// CHECK16-NEXT:    [[MUL135:%.*]] = mul nsw i32 [[DIV134]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD136:%.*]] = add nsw i32 0, [[MUL135]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD136]], i32* [[I119]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[SIMD_IF_END137]]
 | 
						|
// CHECK16:       simd.if.end137:
 | 
						|
// CHECK16-NEXT:    [[TMP91:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP91]], i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP92:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB141:%.*]] = sub nsw i32 [[TMP92]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV142:%.*]] = sdiv i32 [[SUB141]], 1
 | 
						|
// CHECK16-NEXT:    [[SUB143:%.*]] = sub nsw i32 [[DIV142]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[SUB143]], i32* [[DOTCAPTURE_EXPR_140]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[DOTOMP_LB144]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP93:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_140]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP93]], i32* [[DOTOMP_UB145]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[I146]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP94:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK16-NEXT:    [[CMP147:%.*]] = icmp slt i32 0, [[TMP94]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP147]], label [[SIMD_IF_THEN148:%.*]], label [[SIMD_IF_END168:%.*]]
 | 
						|
// CHECK16:       simd.if.then148:
 | 
						|
// CHECK16-NEXT:    [[TMP95:%.*]] = load i32, i32* [[DOTOMP_LB144]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP95]], i32* [[DOTOMP_IV149]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND151:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.cond151:
 | 
						|
// CHECK16-NEXT:    [[TMP96:%.*]] = load i32, i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !40
 | 
						|
// CHECK16-NEXT:    [[TMP97:%.*]] = load i32, i32* [[DOTOMP_UB145]], align 4, !llvm.access.group !40
 | 
						|
// CHECK16-NEXT:    [[CMP152:%.*]] = icmp sle i32 [[TMP96]], [[TMP97]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP152]], label [[OMP_INNER_FOR_BODY153:%.*]], label [[OMP_INNER_FOR_END163:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.body153:
 | 
						|
// CHECK16-NEXT:    [[TMP98:%.*]] = load i32, i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !40
 | 
						|
// CHECK16-NEXT:    [[MUL154:%.*]] = mul nsw i32 [[TMP98]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD155:%.*]] = add nsw i32 0, [[MUL154]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD155]], i32* [[I150]], align 4, !llvm.access.group !40
 | 
						|
// CHECK16-NEXT:    [[TMP99:%.*]] = load i32*, i32** [[B]], align 4, !llvm.access.group !40
 | 
						|
// CHECK16-NEXT:    [[TMP100:%.*]] = load i32, i32* [[I150]], align 4, !llvm.access.group !40
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX156:%.*]] = getelementptr inbounds i32, i32* [[TMP99]], i32 [[TMP100]]
 | 
						|
// CHECK16-NEXT:    [[TMP101:%.*]] = load i32, i32* [[ARRAYIDX156]], align 4, !llvm.access.group !40
 | 
						|
// CHECK16-NEXT:    [[TMP102:%.*]] = load i32*, i32** [[C]], align 4, !llvm.access.group !40
 | 
						|
// CHECK16-NEXT:    [[TMP103:%.*]] = load i32, i32* [[I150]], align 4, !llvm.access.group !40
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX157:%.*]] = getelementptr inbounds i32, i32* [[TMP102]], i32 [[TMP103]]
 | 
						|
// CHECK16-NEXT:    [[TMP104:%.*]] = load i32, i32* [[ARRAYIDX157]], align 4, !llvm.access.group !40
 | 
						|
// CHECK16-NEXT:    [[ADD158:%.*]] = add nsw i32 [[TMP101]], [[TMP104]]
 | 
						|
// CHECK16-NEXT:    [[TMP105:%.*]] = load i32*, i32** [[A]], align 4, !llvm.access.group !40
 | 
						|
// CHECK16-NEXT:    [[TMP106:%.*]] = load i32, i32* [[I150]], align 4, !llvm.access.group !40
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX159:%.*]] = getelementptr inbounds i32, i32* [[TMP105]], i32 [[TMP106]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD158]], i32* [[ARRAYIDX159]], align 4, !llvm.access.group !40
 | 
						|
// CHECK16-NEXT:    br label [[OMP_BODY_CONTINUE160:%.*]]
 | 
						|
// CHECK16:       omp.body.continue160:
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_INC161:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.inc161:
 | 
						|
// CHECK16-NEXT:    [[TMP107:%.*]] = load i32, i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !40
 | 
						|
// CHECK16-NEXT:    [[ADD162:%.*]] = add nsw i32 [[TMP107]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD162]], i32* [[DOTOMP_IV149]], align 4, !llvm.access.group !40
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND151]], !llvm.loop [[LOOP41:![0-9]+]]
 | 
						|
// CHECK16:       omp.inner.for.end163:
 | 
						|
// CHECK16-NEXT:    [[TMP108:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_139]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB164:%.*]] = sub nsw i32 [[TMP108]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV165:%.*]] = sdiv i32 [[SUB164]], 1
 | 
						|
// CHECK16-NEXT:    [[MUL166:%.*]] = mul nsw i32 [[DIV165]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD167:%.*]] = add nsw i32 0, [[MUL166]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD167]], i32* [[I150]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[SIMD_IF_END168]]
 | 
						|
// CHECK16:       simd.if.end168:
 | 
						|
// CHECK16-NEXT:    [[TMP109:%.*]] = load i32, i32* [[CH]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP109]], i32* [[DOTCAPTURE_EXPR_169]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP110:%.*]] = load i32, i32* [[N]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP110]], i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP111:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB173:%.*]] = sub nsw i32 [[TMP111]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV174:%.*]] = sdiv i32 [[SUB173]], 1
 | 
						|
// CHECK16-NEXT:    [[SUB175:%.*]] = sub nsw i32 [[DIV174]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[SUB175]], i32* [[DOTCAPTURE_EXPR_172]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[DOTOMP_LB176]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP112:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_172]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP112]], i32* [[DOTOMP_UB177]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 0, i32* [[I178]], align 4
 | 
						|
// CHECK16-NEXT:    [[TMP113:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK16-NEXT:    [[CMP179:%.*]] = icmp slt i32 0, [[TMP113]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP179]], label [[SIMD_IF_THEN180:%.*]], label [[SIMD_IF_END200:%.*]]
 | 
						|
// CHECK16:       simd.if.then180:
 | 
						|
// CHECK16-NEXT:    [[TMP114:%.*]] = load i32, i32* [[DOTOMP_LB176]], align 4
 | 
						|
// CHECK16-NEXT:    store i32 [[TMP114]], i32* [[DOTOMP_IV181]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND183:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.cond183:
 | 
						|
// CHECK16-NEXT:    [[TMP115:%.*]] = load i32, i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !43
 | 
						|
// CHECK16-NEXT:    [[TMP116:%.*]] = load i32, i32* [[DOTOMP_UB177]], align 4, !llvm.access.group !43
 | 
						|
// CHECK16-NEXT:    [[CMP184:%.*]] = icmp sle i32 [[TMP115]], [[TMP116]]
 | 
						|
// CHECK16-NEXT:    br i1 [[CMP184]], label [[OMP_INNER_FOR_BODY185:%.*]], label [[OMP_INNER_FOR_END195:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.body185:
 | 
						|
// CHECK16-NEXT:    [[TMP117:%.*]] = load i32, i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !43
 | 
						|
// CHECK16-NEXT:    [[MUL186:%.*]] = mul nsw i32 [[TMP117]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD187:%.*]] = add nsw i32 0, [[MUL186]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD187]], i32* [[I182]], align 4, !llvm.access.group !43
 | 
						|
// CHECK16-NEXT:    [[TMP118:%.*]] = load i32*, i32** [[B]], align 4, !llvm.access.group !43
 | 
						|
// CHECK16-NEXT:    [[TMP119:%.*]] = load i32, i32* [[I182]], align 4, !llvm.access.group !43
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX188:%.*]] = getelementptr inbounds i32, i32* [[TMP118]], i32 [[TMP119]]
 | 
						|
// CHECK16-NEXT:    [[TMP120:%.*]] = load i32, i32* [[ARRAYIDX188]], align 4, !llvm.access.group !43
 | 
						|
// CHECK16-NEXT:    [[TMP121:%.*]] = load i32*, i32** [[C]], align 4, !llvm.access.group !43
 | 
						|
// CHECK16-NEXT:    [[TMP122:%.*]] = load i32, i32* [[I182]], align 4, !llvm.access.group !43
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX189:%.*]] = getelementptr inbounds i32, i32* [[TMP121]], i32 [[TMP122]]
 | 
						|
// CHECK16-NEXT:    [[TMP123:%.*]] = load i32, i32* [[ARRAYIDX189]], align 4, !llvm.access.group !43
 | 
						|
// CHECK16-NEXT:    [[ADD190:%.*]] = add nsw i32 [[TMP120]], [[TMP123]]
 | 
						|
// CHECK16-NEXT:    [[TMP124:%.*]] = load i32*, i32** [[A]], align 4, !llvm.access.group !43
 | 
						|
// CHECK16-NEXT:    [[TMP125:%.*]] = load i32, i32* [[I182]], align 4, !llvm.access.group !43
 | 
						|
// CHECK16-NEXT:    [[ARRAYIDX191:%.*]] = getelementptr inbounds i32, i32* [[TMP124]], i32 [[TMP125]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD190]], i32* [[ARRAYIDX191]], align 4, !llvm.access.group !43
 | 
						|
// CHECK16-NEXT:    br label [[OMP_BODY_CONTINUE192:%.*]]
 | 
						|
// CHECK16:       omp.body.continue192:
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_INC193:%.*]]
 | 
						|
// CHECK16:       omp.inner.for.inc193:
 | 
						|
// CHECK16-NEXT:    [[TMP126:%.*]] = load i32, i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !43
 | 
						|
// CHECK16-NEXT:    [[ADD194:%.*]] = add nsw i32 [[TMP126]], 1
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD194]], i32* [[DOTOMP_IV181]], align 4, !llvm.access.group !43
 | 
						|
// CHECK16-NEXT:    br label [[OMP_INNER_FOR_COND183]], !llvm.loop [[LOOP44:![0-9]+]]
 | 
						|
// CHECK16:       omp.inner.for.end195:
 | 
						|
// CHECK16-NEXT:    [[TMP127:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_171]], align 4
 | 
						|
// CHECK16-NEXT:    [[SUB196:%.*]] = sub nsw i32 [[TMP127]], 0
 | 
						|
// CHECK16-NEXT:    [[DIV197:%.*]] = sdiv i32 [[SUB196]], 1
 | 
						|
// CHECK16-NEXT:    [[MUL198:%.*]] = mul nsw i32 [[DIV197]], 1
 | 
						|
// CHECK16-NEXT:    [[ADD199:%.*]] = add nsw i32 0, [[MUL198]]
 | 
						|
// CHECK16-NEXT:    store i32 [[ADD199]], i32* [[I182]], align 4
 | 
						|
// CHECK16-NEXT:    br label [[SIMD_IF_END200]]
 | 
						|
// CHECK16:       simd.if.end200:
 | 
						|
// CHECK16-NEXT:    ret i32 0
 | 
						|
//
 |