205 lines
		
	
	
		
			7.1 KiB
		
	
	
	
		
			LLVM
		
	
	
	
			
		
		
	
	
			205 lines
		
	
	
		
			7.1 KiB
		
	
	
	
		
			LLVM
		
	
	
	
| ; RUN: llc < %s -mtriple=ve -mattr=+vpu | FileCheck %s
 | |
| 
 | |
| ;;; Test vector maximum intrinsic instructions
 | |
| ;;;
 | |
| ;;; Note:
 | |
| ;;;   We test VRMAX*vl and VRMAX*vl_v instructions.
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| define fastcc <256 x double> @vrmaxswfstsx_vvl(<256 x double> %0) {
 | |
| ; CHECK-LABEL: vrmaxswfstsx_vvl:
 | |
| ; CHECK:       # %bb.0:
 | |
| ; CHECK-NEXT:    lea %s0, 256
 | |
| ; CHECK-NEXT:    lvl %s0
 | |
| ; CHECK-NEXT:    vrmaxs.w.fst.sx %v0, %v0
 | |
| ; CHECK-NEXT:    b.l.t (, %s10)
 | |
|   %2 = tail call fast <256 x double> @llvm.ve.vl.vrmaxswfstsx.vvl(<256 x double> %0, i32 256)
 | |
|   ret <256 x double> %2
 | |
| }
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| declare <256 x double> @llvm.ve.vl.vrmaxswfstsx.vvl(<256 x double>, i32)
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| define fastcc <256 x double> @vrmaxswfstsx_vvvl(<256 x double> %0, <256 x double> %1) {
 | |
| ; CHECK-LABEL: vrmaxswfstsx_vvvl:
 | |
| ; CHECK:       # %bb.0:
 | |
| ; CHECK-NEXT:    lea %s0, 128
 | |
| ; CHECK-NEXT:    lvl %s0
 | |
| ; CHECK-NEXT:    vrmaxs.w.fst.sx %v1, %v0
 | |
| ; CHECK-NEXT:    lea %s16, 256
 | |
| ; CHECK-NEXT:    lvl %s16
 | |
| ; CHECK-NEXT:    vor %v0, (0)1, %v1
 | |
| ; CHECK-NEXT:    b.l.t (, %s10)
 | |
|   %3 = tail call fast <256 x double> @llvm.ve.vl.vrmaxswfstsx.vvvl(<256 x double> %0, <256 x double> %1, i32 128)
 | |
|   ret <256 x double> %3
 | |
| }
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| declare <256 x double> @llvm.ve.vl.vrmaxswfstsx.vvvl(<256 x double>, <256 x double>, i32)
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| define fastcc <256 x double> @vrmaxswlstsx_vvl(<256 x double> %0) {
 | |
| ; CHECK-LABEL: vrmaxswlstsx_vvl:
 | |
| ; CHECK:       # %bb.0:
 | |
| ; CHECK-NEXT:    lea %s0, 256
 | |
| ; CHECK-NEXT:    lvl %s0
 | |
| ; CHECK-NEXT:    vrmaxs.w.lst.sx %v0, %v0
 | |
| ; CHECK-NEXT:    b.l.t (, %s10)
 | |
|   %2 = tail call fast <256 x double> @llvm.ve.vl.vrmaxswlstsx.vvl(<256 x double> %0, i32 256)
 | |
|   ret <256 x double> %2
 | |
| }
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| declare <256 x double> @llvm.ve.vl.vrmaxswlstsx.vvl(<256 x double>, i32)
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| define fastcc <256 x double> @vrmaxswlstsx_vvvl(<256 x double> %0, <256 x double> %1) {
 | |
| ; CHECK-LABEL: vrmaxswlstsx_vvvl:
 | |
| ; CHECK:       # %bb.0:
 | |
| ; CHECK-NEXT:    lea %s0, 128
 | |
| ; CHECK-NEXT:    lvl %s0
 | |
| ; CHECK-NEXT:    vrmaxs.w.lst.sx %v1, %v0
 | |
| ; CHECK-NEXT:    lea %s16, 256
 | |
| ; CHECK-NEXT:    lvl %s16
 | |
| ; CHECK-NEXT:    vor %v0, (0)1, %v1
 | |
| ; CHECK-NEXT:    b.l.t (, %s10)
 | |
|   %3 = tail call fast <256 x double> @llvm.ve.vl.vrmaxswlstsx.vvvl(<256 x double> %0, <256 x double> %1, i32 128)
 | |
|   ret <256 x double> %3
 | |
| }
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| declare <256 x double> @llvm.ve.vl.vrmaxswlstsx.vvvl(<256 x double>, <256 x double>, i32)
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| define fastcc <256 x double> @vrmaxswfstzx_vvl(<256 x double> %0) {
 | |
| ; CHECK-LABEL: vrmaxswfstzx_vvl:
 | |
| ; CHECK:       # %bb.0:
 | |
| ; CHECK-NEXT:    lea %s0, 256
 | |
| ; CHECK-NEXT:    lvl %s0
 | |
| ; CHECK-NEXT:    vrmaxs.w.fst.zx %v0, %v0
 | |
| ; CHECK-NEXT:    b.l.t (, %s10)
 | |
|   %2 = tail call fast <256 x double> @llvm.ve.vl.vrmaxswfstzx.vvl(<256 x double> %0, i32 256)
 | |
|   ret <256 x double> %2
 | |
| }
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| declare <256 x double> @llvm.ve.vl.vrmaxswfstzx.vvl(<256 x double>, i32)
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| define fastcc <256 x double> @vrmaxswfstzx_vvvl(<256 x double> %0, <256 x double> %1) {
 | |
| ; CHECK-LABEL: vrmaxswfstzx_vvvl:
 | |
| ; CHECK:       # %bb.0:
 | |
| ; CHECK-NEXT:    lea %s0, 128
 | |
| ; CHECK-NEXT:    lvl %s0
 | |
| ; CHECK-NEXT:    vrmaxs.w.fst.zx %v1, %v0
 | |
| ; CHECK-NEXT:    lea %s16, 256
 | |
| ; CHECK-NEXT:    lvl %s16
 | |
| ; CHECK-NEXT:    vor %v0, (0)1, %v1
 | |
| ; CHECK-NEXT:    b.l.t (, %s10)
 | |
|   %3 = tail call fast <256 x double> @llvm.ve.vl.vrmaxswfstzx.vvvl(<256 x double> %0, <256 x double> %1, i32 128)
 | |
|   ret <256 x double> %3
 | |
| }
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| declare <256 x double> @llvm.ve.vl.vrmaxswfstzx.vvvl(<256 x double>, <256 x double>, i32)
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| define fastcc <256 x double> @vrmaxswlstzx_vvl(<256 x double> %0) {
 | |
| ; CHECK-LABEL: vrmaxswlstzx_vvl:
 | |
| ; CHECK:       # %bb.0:
 | |
| ; CHECK-NEXT:    lea %s0, 256
 | |
| ; CHECK-NEXT:    lvl %s0
 | |
| ; CHECK-NEXT:    vrmaxs.w.lst.zx %v0, %v0
 | |
| ; CHECK-NEXT:    b.l.t (, %s10)
 | |
|   %2 = tail call fast <256 x double> @llvm.ve.vl.vrmaxswlstzx.vvl(<256 x double> %0, i32 256)
 | |
|   ret <256 x double> %2
 | |
| }
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| declare <256 x double> @llvm.ve.vl.vrmaxswlstzx.vvl(<256 x double>, i32)
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| define fastcc <256 x double> @vrmaxswlstzx_vvvl(<256 x double> %0, <256 x double> %1) {
 | |
| ; CHECK-LABEL: vrmaxswlstzx_vvvl:
 | |
| ; CHECK:       # %bb.0:
 | |
| ; CHECK-NEXT:    lea %s0, 128
 | |
| ; CHECK-NEXT:    lvl %s0
 | |
| ; CHECK-NEXT:    vrmaxs.w.lst.zx %v1, %v0
 | |
| ; CHECK-NEXT:    lea %s16, 256
 | |
| ; CHECK-NEXT:    lvl %s16
 | |
| ; CHECK-NEXT:    vor %v0, (0)1, %v1
 | |
| ; CHECK-NEXT:    b.l.t (, %s10)
 | |
|   %3 = tail call fast <256 x double> @llvm.ve.vl.vrmaxswlstzx.vvvl(<256 x double> %0, <256 x double> %1, i32 128)
 | |
|   ret <256 x double> %3
 | |
| }
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| declare <256 x double> @llvm.ve.vl.vrmaxswlstzx.vvvl(<256 x double>, <256 x double>, i32)
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| define fastcc <256 x double> @vrmaxslfst_vvl(<256 x double> %0) {
 | |
| ; CHECK-LABEL: vrmaxslfst_vvl:
 | |
| ; CHECK:       # %bb.0:
 | |
| ; CHECK-NEXT:    lea %s0, 256
 | |
| ; CHECK-NEXT:    lvl %s0
 | |
| ; CHECK-NEXT:    vrmaxs.l.fst %v0, %v0
 | |
| ; CHECK-NEXT:    b.l.t (, %s10)
 | |
|   %2 = tail call fast <256 x double> @llvm.ve.vl.vrmaxslfst.vvl(<256 x double> %0, i32 256)
 | |
|   ret <256 x double> %2
 | |
| }
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| declare <256 x double> @llvm.ve.vl.vrmaxslfst.vvl(<256 x double>, i32)
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| define fastcc <256 x double> @vrmaxslfst_vvvl(<256 x double> %0, <256 x double> %1) {
 | |
| ; CHECK-LABEL: vrmaxslfst_vvvl:
 | |
| ; CHECK:       # %bb.0:
 | |
| ; CHECK-NEXT:    lea %s0, 128
 | |
| ; CHECK-NEXT:    lvl %s0
 | |
| ; CHECK-NEXT:    vrmaxs.l.fst %v1, %v0
 | |
| ; CHECK-NEXT:    lea %s16, 256
 | |
| ; CHECK-NEXT:    lvl %s16
 | |
| ; CHECK-NEXT:    vor %v0, (0)1, %v1
 | |
| ; CHECK-NEXT:    b.l.t (, %s10)
 | |
|   %3 = tail call fast <256 x double> @llvm.ve.vl.vrmaxslfst.vvvl(<256 x double> %0, <256 x double> %1, i32 128)
 | |
|   ret <256 x double> %3
 | |
| }
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| declare <256 x double> @llvm.ve.vl.vrmaxslfst.vvvl(<256 x double>, <256 x double>, i32)
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| define fastcc <256 x double> @vrmaxsllst_vvl(<256 x double> %0) {
 | |
| ; CHECK-LABEL: vrmaxsllst_vvl:
 | |
| ; CHECK:       # %bb.0:
 | |
| ; CHECK-NEXT:    lea %s0, 256
 | |
| ; CHECK-NEXT:    lvl %s0
 | |
| ; CHECK-NEXT:    vrmaxs.l.lst %v0, %v0
 | |
| ; CHECK-NEXT:    b.l.t (, %s10)
 | |
|   %2 = tail call fast <256 x double> @llvm.ve.vl.vrmaxsllst.vvl(<256 x double> %0, i32 256)
 | |
|   ret <256 x double> %2
 | |
| }
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| declare <256 x double> @llvm.ve.vl.vrmaxsllst.vvl(<256 x double>, i32)
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| define fastcc <256 x double> @vrmaxsllst_vvvl(<256 x double> %0, <256 x double> %1) {
 | |
| ; CHECK-LABEL: vrmaxsllst_vvvl:
 | |
| ; CHECK:       # %bb.0:
 | |
| ; CHECK-NEXT:    lea %s0, 128
 | |
| ; CHECK-NEXT:    lvl %s0
 | |
| ; CHECK-NEXT:    vrmaxs.l.lst %v1, %v0
 | |
| ; CHECK-NEXT:    lea %s16, 256
 | |
| ; CHECK-NEXT:    lvl %s16
 | |
| ; CHECK-NEXT:    vor %v0, (0)1, %v1
 | |
| ; CHECK-NEXT:    b.l.t (, %s10)
 | |
|   %3 = tail call fast <256 x double> @llvm.ve.vl.vrmaxsllst.vvvl(<256 x double> %0, <256 x double> %1, i32 128)
 | |
|   ret <256 x double> %3
 | |
| }
 | |
| 
 | |
| ; Function Attrs: nounwind readnone
 | |
| declare <256 x double> @llvm.ve.vl.vrmaxsllst.vvvl(<256 x double>, <256 x double>, i32)
 |