llvm-project/llvm/lib/Target/SystemZ
Jonas Paulsson 9ca9fee6e8 [SystemZ] Don't shrink 64-bit FP constants.
Return false from ShouldShrinkFPConstant(), so that these constants are stored
in their full size on the constant pool, even if they could have been shrunk
and used with an extending load.

This is better since LD is faster than LDE, and it also enables reg/mem opcodes.

Review: Ulrich Weigand

Differential Revision: https://reviews.llvm.org/D117927
2022-01-27 16:14:53 -06:00
..
AsmParser [SystemZ] Support symbolic displacements. 2021-11-15 16:46:31 -05:00
Disassembler Move TargetRegistry.(h|cpp) from Support to MC 2021-10-08 14:51:48 -07:00
MCTargetDesc [Target] Remove unused forward declarations (NFC) 2022-01-02 10:20:15 -08:00
TargetInfo Fix shlib builds for all lib/Target/*/TargetInfo libs 2021-10-08 15:21:13 -07:00
CMakeLists.txt
README.txt
SystemZ.h [SystemZ] Properly register machine passes. 2022-01-21 09:10:37 -05:00
SystemZ.td
SystemZAsmPrinter.cpp [SystemZ][z/OS] Add entry point marker to PPA 2022-01-06 21:29:20 -05:00
SystemZAsmPrinter.h [SystemZ][z/OS] Add entry point marker to PPA 2022-01-06 21:29:20 -05:00
SystemZCallingConv.cpp [SystemZ][z/OS] Initial implementation for lowerCall on z/OS 2021-10-21 09:48:59 -04:00
SystemZCallingConv.h [SystemZ][z/OS] Initial implementation for lowerCall on z/OS 2021-10-21 09:48:59 -04:00
SystemZCallingConv.td [z/OS] Implement prologue and epilogue generation for z/OS target. 2021-12-16 09:04:05 -05:00
SystemZConstantPoolValue.cpp
SystemZConstantPoolValue.h
SystemZCopyPhysRegs.cpp [SystemZ] Properly register machine passes. 2022-01-21 09:10:37 -05:00
SystemZElimCompare.cpp [SystemZ] Properly register machine passes. 2022-01-21 09:10:37 -05:00
SystemZFeatures.td [SystemZ] Add support for new cpu architecture - arch14 2021-07-26 16:57:28 +02:00
SystemZFrameLowering.cpp [SystemZ] Implement orderFrameObjects(). 2022-01-27 16:09:19 -06:00
SystemZFrameLowering.h [SystemZ] Implement orderFrameObjects(). 2022-01-27 16:09:19 -06:00
SystemZHazardRecognizer.cpp
SystemZHazardRecognizer.h
SystemZISelDAGToDAG.cpp [Target] Remove redundant member initialization (NFC) 2022-01-06 22:01:44 -08:00
SystemZISelLowering.cpp [Target] Use range-based for loops (NFC) 2022-01-23 22:53:15 -08:00
SystemZISelLowering.h [SystemZ] Don't shrink 64-bit FP constants. 2022-01-27 16:14:53 -06:00
SystemZInstrBuilder.h
SystemZInstrDFP.td
SystemZInstrFP.td [SystemZ] Bugfix and refactorization of mem-mem operations 2021-10-14 10:37:33 +02:00
SystemZInstrFormats.td [SystemZ] Improve codegen for memset. 2021-12-06 12:10:58 -06:00
SystemZInstrHFP.td
SystemZInstrInfo.cpp [SystemZ] Implement orderFrameObjects(). 2022-01-27 16:09:19 -06:00
SystemZInstrInfo.h [SystemZ] Implement orderFrameObjects(). 2022-01-27 16:09:19 -06:00
SystemZInstrInfo.td [SystemZ] Improve codegen for memset. 2021-12-06 12:10:58 -06:00
SystemZInstrSystem.td [SystemZ] Add support for new cpu architecture - arch14 2021-07-26 16:57:28 +02:00
SystemZInstrVector.td [SystemZ] Add support for new cpu architecture - arch14 2021-07-26 16:57:28 +02:00
SystemZLDCleanup.cpp [SystemZ] Properly register machine passes. 2022-01-21 09:10:37 -05:00
SystemZLongBranch.cpp [SystemZ] Properly register machine passes. 2022-01-21 09:10:37 -05:00
SystemZMCInstLower.cpp [Target] Use range-based for loops (NFC) 2021-11-27 11:16:19 -08:00
SystemZMCInstLower.h [Target] Remove unused forward declarations (NFC) 2022-01-02 10:20:15 -08:00
SystemZMachineFunctionInfo.cpp
SystemZMachineFunctionInfo.h [SystemZ] Remove the ManipulatesSP flag from backend (NFC). 2022-01-20 13:00:51 -06:00
SystemZMachineScheduler.cpp [llvm] Use MachineBasicBlock::{successors,predecessors} (NFC) 2021-11-09 23:05:15 -08:00
SystemZMachineScheduler.h
SystemZOperands.td
SystemZOperators.td [SystemZ] Improve codegen for memset. 2021-12-06 12:10:58 -06:00
SystemZPatterns.td
SystemZPostRewrite.cpp [Target] Use range-based for loops (NFC) 2022-01-23 22:53:15 -08:00
SystemZProcessors.td [SystemZ] Add support for new cpu architecture - arch14 2021-07-26 16:57:28 +02:00
SystemZRegisterInfo.cpp [SystemZ/z/OS] Implement save of non-volatile registers on z/OS XPLINK 2021-10-13 12:57:57 -04:00
SystemZRegisterInfo.h [SystemZ][z/OS] Initial implementation for lowerCall on z/OS 2021-10-21 09:48:59 -04:00
SystemZRegisterInfo.td
SystemZSchedule.td
SystemZScheduleZ13.td
SystemZScheduleZ14.td
SystemZScheduleZ15.td
SystemZScheduleZ196.td
SystemZScheduleZEC12.td
SystemZSelectionDAGInfo.cpp [SystemZ] Improve codegen for memset. 2021-12-06 12:10:58 -06:00
SystemZSelectionDAGInfo.h [Target] Remove unused forward declarations (NFC) 2022-01-02 10:20:15 -08:00
SystemZShortenInst.cpp [SystemZ] Properly register machine passes. 2022-01-21 09:10:37 -05:00
SystemZSubtarget.cpp [Target] Remove redundant member initialization (NFC) 2022-01-06 22:01:44 -08:00
SystemZSubtarget.h Remove redundant void arguments (NFC) 2022-01-02 10:20:19 -08:00
SystemZTDC.cpp [SystemZ] Properly register machine passes. 2022-01-21 09:10:37 -05:00
SystemZTargetMachine.cpp [SystemZ] Properly register machine passes. 2022-01-21 09:10:37 -05:00
SystemZTargetMachine.h
SystemZTargetStreamer.h [SystemZ] Emit EXRL target instructions before text section is ended. 2021-09-21 14:32:28 +02:00
SystemZTargetTransformInfo.cpp [ADT] Add APInt::isNegatedPowerOf2() helper 2021-10-19 14:38:21 +01:00
SystemZTargetTransformInfo.h [Target][CodeGen] Remove default CostKind arguments on inner/impl TTI overrides 2021-09-22 15:28:08 +01:00

README.txt

//===---------------------------------------------------------------------===//
// Random notes about and ideas for the SystemZ backend.
//===---------------------------------------------------------------------===//

The initial backend is deliberately restricted to z10.  We should add support
for later architectures at some point.

--

If an inline asm ties an i32 "r" result to an i64 input, the input
will be treated as an i32, leaving the upper bits uninitialised.
For example:

define void @f4(i32 *%dst) {
  %val = call i32 asm "blah $0", "=r,0" (i64 103)
  store i32 %val, i32 *%dst
  ret void
}

from CodeGen/SystemZ/asm-09.ll will use LHI rather than LGHI.
to load 103.  This seems to be a general target-independent problem.

--

The tuning of the choice between LOAD ADDRESS (LA) and addition in
SystemZISelDAGToDAG.cpp is suspect.  It should be tweaked based on
performance measurements.

--

There is no scheduling support.

--

We don't use the BRANCH ON INDEX instructions.

--

We only use MVC, XC and CLC for constant-length block operations.
We could extend them to variable-length operations too,
using EXECUTE RELATIVE LONG.

MVCIN, MVCLE and CLCLE may be worthwhile too.

--

We don't use CUSE or the TRANSLATE family of instructions for string
operations.  The TRANSLATE ones are probably more difficult to exploit.

--

We don't take full advantage of builtins like fabsl because the calling
conventions require f128s to be returned by invisible reference.

--

ADD LOGICAL WITH SIGNED IMMEDIATE could be useful when we need to
produce a carry.  SUBTRACT LOGICAL IMMEDIATE could be useful when we
need to produce a borrow.  (Note that there are no memory forms of
ADD LOGICAL WITH CARRY and SUBTRACT LOGICAL WITH BORROW, so the high
part of 128-bit memory operations would probably need to be done
via a register.)

--

We don't use ICM, STCM, or CLM.

--

We don't use ADD (LOGICAL) HIGH, SUBTRACT (LOGICAL) HIGH,
or COMPARE (LOGICAL) HIGH yet.

--

DAGCombiner doesn't yet fold truncations of extended loads.  Functions like:

    unsigned long f (unsigned long x, unsigned short *y)
    {
      return (x << 32) | *y;
    }

therefore end up as:

        sllg    %r2, %r2, 32
        llgh    %r0, 0(%r3)
        lr      %r2, %r0
        br      %r14

but truncating the load would give:

        sllg    %r2, %r2, 32
        lh      %r2, 0(%r3)
        br      %r14

--

Functions like:

define i64 @f1(i64 %a) {
  %and = and i64 %a, 1
  ret i64 %and
}

ought to be implemented as:

        lhi     %r0, 1
        ngr     %r2, %r0
        br      %r14

but two-address optimizations reverse the order of the AND and force:

        lhi     %r0, 1
        ngr     %r0, %r2
        lgr     %r2, %r0
        br      %r14

CodeGen/SystemZ/and-04.ll has several examples of this.

--

Out-of-range displacements are usually handled by loading the full
address into a register.  In many cases it would be better to create
an anchor point instead.  E.g. for:

define void @f4a(i128 *%aptr, i64 %base) {
  %addr = add i64 %base, 524288
  %bptr = inttoptr i64 %addr to i128 *
  %a = load volatile i128 *%aptr
  %b = load i128 *%bptr
  %add = add i128 %a, %b
  store i128 %add, i128 *%aptr
  ret void
}

(from CodeGen/SystemZ/int-add-08.ll) we load %base+524288 and %base+524296
into separate registers, rather than using %base+524288 as a base for both.

--

Dynamic stack allocations round the size to 8 bytes and then allocate
that rounded amount.  It would be simpler to subtract the unrounded
size from the copy of the stack pointer and then align the result.
See CodeGen/SystemZ/alloca-01.ll for an example.

--

If needed, we can support 16-byte atomics using LPQ, STPQ and CSDG.

--

We might want to model all access registers and use them to spill
32-bit values.

--

We might want to use the 'overflow' condition of eg. AR to support
llvm.sadd.with.overflow.i32 and related instructions - the generated code
for signed overflow check is currently quite bad.  This would improve
the results of using -ftrapv.