diff --git a/llvm/test/Transforms/InstCombine/vector-urem.ll b/llvm/test/Transforms/InstCombine/vector-urem.ll index bf538d0ea80c..eede6807d2e9 100644 --- a/llvm/test/Transforms/InstCombine/vector-urem.ll +++ b/llvm/test/Transforms/InstCombine/vector-urem.ll @@ -19,3 +19,57 @@ define <4 x i32> @test_v4i32_const_pow2(<4 x i32> %a0) { ret <4 x i32> %1 } +define <4 x i32> @test_v4i32_const_pow2_undef(<4 x i32> %a0) { +; CHECK-LABEL: @test_v4i32_const_pow2_undef( +; CHECK-NEXT: ret <4 x i32> undef +; + %1 = urem <4 x i32> %a0, + ret <4 x i32> %1 +} + +define <4 x i32> @test_v4i32_one(<4 x i32> %a0) { +; CHECK-LABEL: @test_v4i32_one( +; CHECK-NEXT: [[TMP1:%.*]] = icmp ne <4 x i32> [[A0:%.*]], +; CHECK-NEXT: [[TMP2:%.*]] = zext <4 x i1> [[TMP1]] to <4 x i32> +; CHECK-NEXT: ret <4 x i32> [[TMP2]] +; + %1 = urem <4 x i32> , %a0 + ret <4 x i32> %1 +} + +define <4 x i32> @test_v4i32_one_undef(<4 x i32> %a0) { +; CHECK-LABEL: @test_v4i32_one_undef( +; CHECK-NEXT: [[TMP1:%.*]] = urem <4 x i32> , [[A0:%.*]] +; CHECK-NEXT: ret <4 x i32> [[TMP1]] +; + %1 = urem <4 x i32> , %a0 + ret <4 x i32> %1 +} + +define <4 x i32> @test_v4i32_negconstsplat(<4 x i32> %a0) { +; CHECK-LABEL: @test_v4i32_negconstsplat( +; CHECK-NEXT: [[TMP1:%.*]] = icmp ult <4 x i32> [[A0:%.*]], +; CHECK-NEXT: [[TMP2:%.*]] = add <4 x i32> [[A0]], +; CHECK-NEXT: [[TMP3:%.*]] = select <4 x i1> [[TMP1]], <4 x i32> [[A0]], <4 x i32> [[TMP2]] +; CHECK-NEXT: ret <4 x i32> [[TMP3]] +; + %1 = urem <4 x i32> %a0, + ret <4 x i32> %1 +} + +define <4 x i32> @test_v4i32_negconst(<4 x i32> %a0) { +; CHECK-LABEL: @test_v4i32_negconst( +; CHECK-NEXT: [[TMP1:%.*]] = urem <4 x i32> [[A0:%.*]], +; CHECK-NEXT: ret <4 x i32> [[TMP1]] +; + %1 = urem <4 x i32> %a0, + ret <4 x i32> %1 +} + +define <4 x i32> @test_v4i32_negconst_undef(<4 x i32> %a0) { +; CHECK-LABEL: @test_v4i32_negconst_undef( +; CHECK-NEXT: ret <4 x i32> undef +; + %1 = urem <4 x i32> %a0, + ret <4 x i32> %1 +}